From 511056753e6c8c25e3776369e09042abc0512435 Mon Sep 17 00:00:00 2001 From: Jessica Paquette Date: Mon, 4 Feb 2019 17:15:34 +0000 Subject: [PATCH] [GlobalISel] Add IRTranslator support for G_FFLOOR Follow-up to https://reviews.llvm.org/D57484 Adds G_FFLOOR to translateKnownIntrinsic and update arm64-irtranslator.ll. Differential Revision: https://reviews.llvm.org/D57485 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@353058 91177308-0d34-0410-b5e6-96231b3b80d8 --- lib/CodeGen/GlobalISel/IRTranslator.cpp | 5 +++++ test/CodeGen/AArch64/GlobalISel/arm64-irtranslator.ll | 8 ++++++++ 2 files changed, 13 insertions(+) diff --git a/lib/CodeGen/GlobalISel/IRTranslator.cpp b/lib/CodeGen/GlobalISel/IRTranslator.cpp index 09bbbe2d8ae..b5ecdbeacce 100644 --- a/lib/CodeGen/GlobalISel/IRTranslator.cpp +++ b/lib/CodeGen/GlobalISel/IRTranslator.cpp @@ -1077,6 +1077,11 @@ bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID, .addDef(getOrCreateVReg(CI)) .addUse(getOrCreateVReg(*CI.getArgOperand(0))); return true; + case Intrinsic::floor: + MIRBuilder.buildInstr(TargetOpcode::G_FFLOOR) + .addDef(getOrCreateVReg(CI)) + .addUse(getOrCreateVReg(*CI.getArgOperand(0))); + return true; case Intrinsic::cos: MIRBuilder.buildInstr(TargetOpcode::G_FCOS) .addDef(getOrCreateVReg(CI)) diff --git a/test/CodeGen/AArch64/GlobalISel/arm64-irtranslator.ll b/test/CodeGen/AArch64/GlobalISel/arm64-irtranslator.ll index dd89f9a4c11..47519674e49 100644 --- a/test/CodeGen/AArch64/GlobalISel/arm64-irtranslator.ll +++ b/test/CodeGen/AArch64/GlobalISel/arm64-irtranslator.ll @@ -2324,6 +2324,14 @@ define float @test_sqrt_f32(float %x) { ret float %y } +declare float @llvm.floor.f32(float) +define float @test_floor_f32(float %x) { + ; CHECK-LABEL: name: test_floor_f32 + ; CHECK: %{{[0-9]+}}:_(s32) = G_FFLOOR %{{[0-9]+}} + %y = call float @llvm.floor.f32(float %x) + ret float %y +} + ; CHECK-LABEL: name: test_llvm.aarch64.neon.ld3.v4i32.p0i32 ; CHECK: %1:_(s384) = G_INTRINSIC_W_SIDE_EFFECTS intrinsic(@llvm.aarch64.neon.ld3), %0(p0) :: (load 48 from %ir.ptr, align 64) define void @test_llvm.aarch64.neon.ld3.v4i32.p0i32(i32* %ptr) { -- 2.40.0