From 0b62e55ec2d814a2ae076bc241f1fefb9c469a12 Mon Sep 17 00:00:00 2001 From: Craig Topper Date: Sat, 2 Feb 2019 22:01:41 +0000 Subject: [PATCH] [X86] Add another test case for PR40539. NFC git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@352967 91177308-0d34-0410-b5e6-96231b3b80d8 --- test/CodeGen/X86/pr40539.ll | 37 +++++++++++++++++++++++++++++++++++++ 1 file changed, 37 insertions(+) diff --git a/test/CodeGen/X86/pr40539.ll b/test/CodeGen/X86/pr40539.ll index 65693215daa..7b979c674a4 100644 --- a/test/CodeGen/X86/pr40539.ll +++ b/test/CodeGen/X86/pr40539.ll @@ -34,3 +34,40 @@ entry: %3 = fcmp oeq float %conv, 0.000000e+00 ret i1 %3 } + +@fpi = external global float, align 4 + +define zeroext i1 @_Z8test_cosv() { +; CHECK-LABEL: _Z8test_cosv: +; CHECK: # %bb.0: # %entry +; CHECK-NEXT: subl $8, %esp +; CHECK-NEXT: .cfi_def_cfa_offset 12 +; CHECK-NEXT: movss {{.*#+}} xmm0 = mem[0],zero,zero,zero +; CHECK-NEXT: movss {{.*#+}} xmm1 = mem[0],zero,zero,zero +; CHECK-NEXT: #APP +; CHECK-NEXT: fcos +; CHECK-NEXT: #NO_APP +; CHECK-NEXT: divss {{\.LCPI.*}}, %xmm0 +; CHECK-NEXT: movss %xmm0, {{[0-9]+}}(%esp) +; CHECK-NEXT: flds {{[0-9]+}}(%esp) +; CHECK-NEXT: fstps (%esp) +; CHECK-NEXT: movss {{.*#+}} xmm0 = mem[0],zero,zero,zero +; CHECK-NEXT: ucomiss %xmm0, %xmm1 +; CHECK-NEXT: setae %cl +; CHECK-NEXT: ucomiss {{\.LCPI.*}}, %xmm0 +; CHECK-NEXT: setae %al +; CHECK-NEXT: andb %cl, %al +; CHECK-NEXT: addl $8, %esp +; CHECK-NEXT: .cfi_def_cfa_offset 4 +; CHECK-NEXT: retl +entry: + %0 = load float, float* @fpi, align 4 + %div = fdiv float %0, 6.000000e+00 + %1 = fpext float %div to x86_fp80 + %2 = tail call x86_fp80 asm "fcos", "={st},0,~{dirflag},~{fpsr},~{flags}"(x86_fp80 %1) + %conv = fptrunc x86_fp80 %2 to float + %cmp = fcmp ole float %conv, 0x3FEBD70A40000000 + %cmp1 = fcmp oge float %conv, 0x3FEB851EC0000000 + %or.cond = and i1 %cmp, %cmp1 + ret i1 %or.cond +} -- 2.50.1