From: Justin Lebar Date: Sun, 15 Jan 2017 16:55:54 +0000 (+0000) Subject: [NVPTX] Add fptosi tests to convert-fp.ll. X-Git-Url: https://granicus.if.org/sourcecode?a=commitdiff_plain;h=f4556e7eceeac19feae9dcbe12e9a83ba31a75f7;p=llvm [NVPTX] Add fptosi tests to convert-fp.ll. These seem to have been left off by accident. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@292071 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/test/CodeGen/NVPTX/convert-fp.ll b/test/CodeGen/NVPTX/convert-fp.ll index 4b5446e317f..fd28a4f7cc6 100644 --- a/test/CodeGen/NVPTX/convert-fp.ll +++ b/test/CodeGen/NVPTX/convert-fp.ll @@ -1,44 +1,37 @@ ; RUN: llc < %s -march=nvptx -mcpu=sm_20 | FileCheck %s ; RUN: llc < %s -march=nvptx64 -mcpu=sm_20 | FileCheck %s - -define i16 @cvt_i16_f32(float %x) { +define i16 @cvt_u16_f32(float %x) { ; CHECK: cvt.rzi.u16.f32 %rs{{[0-9]+}}, %f{{[0-9]+}}; ; CHECK: ret; %a = fptoui float %x to i16 ret i16 %a } - -define i16 @cvt_i16_f64(double %x) { +define i16 @cvt_u16_f64(double %x) { ; CHECK: cvt.rzi.u16.f64 %rs{{[0-9]+}}, %fd{{[0-9]+}}; ; CHECK: ret; %a = fptoui double %x to i16 ret i16 %a } - -define i32 @cvt_i32_f32(float %x) { +define i32 @cvt_u32_f32(float %x) { ; CHECK: cvt.rzi.u32.f32 %r{{[0-9]+}}, %f{{[0-9]+}}; ; CHECK: ret; %a = fptoui float %x to i32 ret i32 %a } - -define i32 @cvt_i32_f64(double %x) { +define i32 @cvt_u32_f64(double %x) { ; CHECK: cvt.rzi.u32.f64 %r{{[0-9]+}}, %fd{{[0-9]+}}; ; CHECK: ret; %a = fptoui double %x to i32 ret i32 %a } - - -define i64 @cvt_i64_f32(float %x) { +define i64 @cvt_u64_f32(float %x) { ; CHECK: cvt.rzi.u64.f32 %rd{{[0-9]+}}, %f{{[0-9]+}}; ; CHECK: ret; %a = fptoui float %x to i64 ret i64 %a } - -define i64 @cvt_i64_f64(double %x) { +define i64 @cvt_u64_f64(double %x) { ; CHECK: cvt.rzi.u64.f64 %rd{{[0-9]+}}, %fd{{[0-9]+}}; ; CHECK: ret; %a = fptoui double %x to i64 @@ -51,63 +44,30 @@ define float @cvt_f32_i16(i16 %x) { %a = uitofp i16 %x to float ret float %a } - define float @cvt_f32_i32(i32 %x) { ; CHECK: cvt.rn.f32.u32 %f{{[0-9]+}}, %r{{[0-9]+}}; ; CHECK: ret; %a = uitofp i32 %x to float ret float %a } - define float @cvt_f32_i64(i64 %x) { ; CHECK: cvt.rn.f32.u64 %f{{[0-9]+}}, %rd{{[0-9]+}}; ; CHECK: ret; %a = uitofp i64 %x to float ret float %a } - -define float @cvt_f32_f64(double %x) { -; CHECK: cvt.rn.f32.f64 %f{{[0-9]+}}, %fd{{[0-9]+}}; -; CHECK: ret; - %a = fptrunc double %x to float - ret float %a -} - -define float @cvt_f32_s16(i16 %x) { -; CHECK: cvt.rn.f32.s16 %f{{[0-9]+}}, %rs{{[0-9]+}} -; CHECK: ret - %a = sitofp i16 %x to float - ret float %a -} - -define float @cvt_f32_s32(i32 %x) { -; CHECK: cvt.rn.f32.s32 %f{{[0-9]+}}, %r{{[0-9]+}} -; CHECK: ret - %a = sitofp i32 %x to float - ret float %a -} - -define float @cvt_f32_s64(i64 %x) { -; CHECK: cvt.rn.f32.s64 %f{{[0-9]+}}, %rd{{[0-9]+}} -; CHECK: ret - %a = sitofp i64 %x to float - ret float %a -} - define double @cvt_f64_i16(i16 %x) { ; CHECK: cvt.rn.f64.u16 %fd{{[0-9]+}}, %rs{{[0-9]+}}; ; CHECK: ret; %a = uitofp i16 %x to double ret double %a } - define double @cvt_f64_i32(i32 %x) { ; CHECK: cvt.rn.f64.u32 %fd{{[0-9]+}}, %r{{[0-9]+}}; ; CHECK: ret; %a = uitofp i32 %x to double ret double %a } - define double @cvt_f64_i64(i64 %x) { ; CHECK: cvt.rn.f64.u64 %fd{{[0-9]+}}, %rd{{[0-9]+}}; ; CHECK: ret; @@ -115,6 +75,12 @@ define double @cvt_f64_i64(i64 %x) { ret double %a } +define float @cvt_f32_f64(double %x) { +; CHECK: cvt.rn.f32.f64 %f{{[0-9]+}}, %fd{{[0-9]+}}; +; CHECK: ret; + %a = fptrunc double %x to float + ret float %a +} define double @cvt_f64_f32(float %x) { ; CHECK: cvt.f64.f32 %fd{{[0-9]+}}, %f{{[0-9]+}}; ; CHECK: ret; @@ -122,23 +88,76 @@ define double @cvt_f64_f32(float %x) { ret double %a } +define float @cvt_f32_s16(i16 %x) { +; CHECK: cvt.rn.f32.s16 %f{{[0-9]+}}, %rs{{[0-9]+}} +; CHECK: ret + %a = sitofp i16 %x to float + ret float %a +} +define float @cvt_f32_s32(i32 %x) { +; CHECK: cvt.rn.f32.s32 %f{{[0-9]+}}, %r{{[0-9]+}} +; CHECK: ret + %a = sitofp i32 %x to float + ret float %a +} +define float @cvt_f32_s64(i64 %x) { +; CHECK: cvt.rn.f32.s64 %f{{[0-9]+}}, %rd{{[0-9]+}} +; CHECK: ret + %a = sitofp i64 %x to float + ret float %a +} define double @cvt_f64_s16(i16 %x) { ; CHECK: cvt.rn.f64.s16 %fd{{[0-9]+}}, %rs{{[0-9]+}} ; CHECK: ret %a = sitofp i16 %x to double ret double %a } - define double @cvt_f64_s32(i32 %x) { ; CHECK: cvt.rn.f64.s32 %fd{{[0-9]+}}, %r{{[0-9]+}} ; CHECK: ret %a = sitofp i32 %x to double ret double %a } - define double @cvt_f64_s64(i64 %x) { ; CHECK: cvt.rn.f64.s64 %fd{{[0-9]+}}, %rd{{[0-9]+}} ; CHECK: ret %a = sitofp i64 %x to double ret double %a } + +define i16 @cvt_s16_f32(float %x) { +; CHECK: cvt.rzi.s16.f32 %rs{{[0-9]+}}, %f{{[0-9]+}}; +; CHECK: ret; + %a = fptosi float %x to i16 + ret i16 %a +} +define i16 @cvt_s16_f64(double %x) { +; CHECK: cvt.rzi.s16.f64 %rs{{[0-9]+}}, %fd{{[0-9]+}}; +; CHECK: ret; + %a = fptosi double %x to i16 + ret i16 %a +} +define i32 @cvt_s32_f32(float %x) { +; CHECK: cvt.rzi.s32.f32 %r{{[0-9]+}}, %f{{[0-9]+}}; +; CHECK: ret; + %a = fptosi float %x to i32 + ret i32 %a +} +define i32 @cvt_s32_f64(double %x) { +; CHECK: cvt.rzi.s32.f64 %r{{[0-9]+}}, %fd{{[0-9]+}}; +; CHECK: ret; + %a = fptosi double %x to i32 + ret i32 %a +} +define i64 @cvt_s64_f32(float %x) { +; CHECK: cvt.rzi.s64.f32 %rd{{[0-9]+}}, %f{{[0-9]+}}; +; CHECK: ret; + %a = fptosi float %x to i64 + ret i64 %a +} +define i64 @cvt_s64_f64(double %x) { +; CHECK: cvt.rzi.s64.f64 %rd{{[0-9]+}}, %fd{{[0-9]+}}; +; CHECK: ret; + %a = fptosi double %x to i64 + ret i64 %a +}