From: Simon Pilgrim Date: Thu, 10 Nov 2016 14:46:24 +0000 (+0000) Subject: [X86] Add knownbits vector arithmetic shift test X-Git-Url: https://granicus.if.org/sourcecode?a=commitdiff_plain;h=dbb1fda9714c1df6c466e35a734842b54881a648;p=llvm [X86] Add knownbits vector arithmetic shift test In preparation for demandedelts support git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@286457 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/test/CodeGen/X86/known-bits-vector.ll b/test/CodeGen/X86/known-bits-vector.ll index 03758f07175..63ac9942dfa 100644 --- a/test/CodeGen/X86/known-bits-vector.ll +++ b/test/CodeGen/X86/known-bits-vector.ll @@ -152,3 +152,26 @@ define <4 x i32> @knownbits_mask_shl_shuffle_lshr(<4 x i32> %a0) nounwind { %4 = lshr <4 x i32> %3, ret <4 x i32> %4 } + +define <4 x i32> @knownbits_mask_ashr_shuffle_lshr(<4 x i32> %a0) nounwind { +; X32-LABEL: knownbits_mask_ashr_shuffle_lshr: +; X32: # BB#0: +; X32-NEXT: vpand {{\.LCPI.*}}, %xmm0, %xmm0 +; X32-NEXT: vpsrad $15, %xmm0, %xmm0 +; X32-NEXT: vpshufd {{.*#+}} xmm0 = xmm0[0,0,3,3] +; X32-NEXT: vpsrld $30, %xmm0, %xmm0 +; X32-NEXT: retl +; +; X64-LABEL: knownbits_mask_ashr_shuffle_lshr: +; X64: # BB#0: +; X64-NEXT: vpand {{.*}}(%rip), %xmm0, %xmm0 +; X64-NEXT: vpsrad $15, %xmm0, %xmm0 +; X64-NEXT: vpshufd {{.*#+}} xmm0 = xmm0[0,0,3,3] +; X64-NEXT: vpsrld $30, %xmm0, %xmm0 +; X64-NEXT: retq + %1 = and <4 x i32> %a0, + %2 = ashr <4 x i32> %1, + %3 = shufflevector <4 x i32> %2, <4 x i32> undef, <4 x i32> + %4 = lshr <4 x i32> %3, + ret <4 x i32> %4 +}