From: Simon Pilgrim Date: Mon, 8 Apr 2019 14:05:42 +0000 (+0000) Subject: [X86][AVX] Add PR34380 shuffle test cases X-Git-Url: https://granicus.if.org/sourcecode?a=commitdiff_plain;h=c32c31e72008ff3e799b994c69ae3289f41d22fb;p=llvm [X86][AVX] Add PR34380 shuffle test cases git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@357914 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/test/CodeGen/X86/avx512-shuffles/partial_permute.ll b/test/CodeGen/X86/avx512-shuffles/partial_permute.ll index a877bf72698..46c8ff8159a 100644 --- a/test/CodeGen/X86/avx512-shuffles/partial_permute.ll +++ b/test/CodeGen/X86/avx512-shuffles/partial_permute.ll @@ -919,6 +919,19 @@ define <8 x i16> @test_masked_z_32xi16_to_8xi16_perm_mem_mask3(<32 x i16>* %vp, ret <8 x i16> %res } +define <8 x i16> @test_16xi16_to_8xi16_E84C94EF(<16 x i16> %vec) { +; CHECK-LABEL: test_16xi16_to_8xi16_E84C94EF: +; CHECK: # %bb.0: +; CHECK-NEXT: vpshufb {{.*#+}} xmm1 = xmm0[0,1,2,3,8,9,8,9,8,9,8,9,12,13,14,15] +; CHECK-NEXT: vextracti128 $1, %ymm0, %xmm0 +; CHECK-NEXT: vpshufb {{.*#+}} xmm0 = xmm0[12,13,0,1,8,9,8,9,2,3,2,3,12,13,14,15] +; CHECK-NEXT: vpblendw {{.*#+}} xmm0 = xmm0[0,1],xmm1[2],xmm0[3,4],xmm1[5],xmm0[6,7] +; CHECK-NEXT: vzeroupper +; CHECK-NEXT: retq + %res = shufflevector <16 x i16> %vec, <16 x i16> undef, <8 x i32> + ret <8 x i16> %res +} + define <4 x i32> @test_8xi32_to_4xi32_perm_mask0(<8 x i32> %vec) { ; CHECK-LABEL: test_8xi32_to_4xi32_perm_mask0: ; CHECK: # %bb.0: @@ -1807,6 +1820,21 @@ define <4 x i32> @test_masked_z_16xi32_to_4xi32_perm_mem_mask3(<16 x i32>* %vp, ret <4 x i32> %res } +define <4 x i32> @test_16xi32_to_4xi32_perm_mask9(<16 x i32> %vec) { +; CHECK-LABEL: test_16xi32_to_4xi32_perm_mask9: +; CHECK: # %bb.0: +; CHECK-NEXT: vextractf64x4 $1, %zmm0, %ymm1 +; CHECK-NEXT: vmovaps {{.*#+}} ymm2 = <4,1,u,2,u,u,u,u> +; CHECK-NEXT: vpermps %ymm1, %ymm2, %ymm1 +; CHECK-NEXT: vextractf128 $1, %ymm0, %xmm0 +; CHECK-NEXT: vbroadcastss %xmm0, %ymm0 +; CHECK-NEXT: vblendps {{.*#+}} xmm0 = xmm1[0,1],xmm0[2],xmm1[3] +; CHECK-NEXT: vzeroupper +; CHECK-NEXT: retq + %res = shufflevector <16 x i32> %vec, <16 x i32> undef, <4 x i32> + ret <4 x i32> %res +} + define <2 x i64> @test_4xi64_to_2xi64_perm_mask0(<4 x i64> %vec) { ; CHECK-LABEL: test_4xi64_to_2xi64_perm_mask0: ; CHECK: # %bb.0: