From: Rhys Perry Date: Wed, 19 Dec 2018 22:53:33 +0000 (+0000) Subject: AMDGPU: Add patterns for v4i16/v4f16 -> v4i16/v4f16 bitcasts X-Git-Url: https://granicus.if.org/sourcecode?a=commitdiff_plain;h=934db57c7d608d603ece46dc9871da2d7e3301e1;p=llvm AMDGPU: Add patterns for v4i16/v4f16 -> v4i16/v4f16 bitcasts Reviewers: arsenm, tstellar Reviewed By: arsenm Subscribers: kzhuravl, jvesely, wdng, nhaehnle, yaxunl, dstuttard, tpr, t-tye, llvm-commits Differential Revision: https://reviews.llvm.org/D55058 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@349694 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/Target/AMDGPU/SIInstructions.td b/lib/Target/AMDGPU/SIInstructions.td index 5f78a107275..492f0f4d6bc 100644 --- a/lib/Target/AMDGPU/SIInstructions.td +++ b/lib/Target/AMDGPU/SIInstructions.td @@ -852,6 +852,8 @@ def : BitConvert ; def : BitConvert ; def : BitConvert ; def : BitConvert ; +def : BitConvert ; +def : BitConvert ; // FIXME: Make SGPR def : BitConvert ; diff --git a/test/CodeGen/AMDGPU/bitcast-v4f16-v4i16.ll b/test/CodeGen/AMDGPU/bitcast-v4f16-v4i16.ll new file mode 100644 index 00000000000..24cc1c4e9ec --- /dev/null +++ b/test/CodeGen/AMDGPU/bitcast-v4f16-v4i16.ll @@ -0,0 +1,35 @@ +; RUN: llc -march=amdgcn -mcpu=gfx900 -verify-machineinstrs < %s | FileCheck -enable-var-scope %s + +; creating v4i16->v4f16 and v4f16->v4i16 bitcasts in the selection DAG is rather +; difficult, so this test has to throw in some llvm.amdgcn.wqm to get them + +; LABEL: {{^}}test_to_i16: +; CHECK: s_endpgm +define amdgpu_ps void @test_to_i16(<4 x i32> inreg, <4 x half> inreg) #0 { + %a_tmp = call <4 x half> @llvm.amdgcn.wqm.v4f16(<4 x half> %1) + %a_i16_tmp = bitcast <4 x half> %a_tmp to <4 x i16> + %a_i16 = call <4 x i16> @llvm.amdgcn.wqm.v4i16(<4 x i16> %a_i16_tmp) + + %a_i32 = bitcast <4 x i16> %a_i16 to <2 x i32> + call void @llvm.amdgcn.raw.buffer.store.v2i32(<2 x i32> %a_i32, <4 x i32> %0, i32 0, i32 0, i32 0) + ret void +} + +; LABEL: {{^}}test_to_half: +; CHECK: s_endpgm +define amdgpu_ps void @test_to_half(<4 x i32> inreg, <4 x i16> inreg) #0 { + %a_tmp = call <4 x i16> @llvm.amdgcn.wqm.v4i16(<4 x i16> %1) + %a_half_tmp = bitcast <4 x i16> %a_tmp to <4 x half> + %a_half = call <4 x half> @llvm.amdgcn.wqm.v4f16(<4 x half> %a_half_tmp) + + %a_i32 = bitcast <4 x half> %a_half to <2 x i32> + call void @llvm.amdgcn.raw.buffer.store.v2i32(<2 x i32> %a_i32, <4 x i32> %0, i32 0, i32 0, i32 0) + ret void +} + +declare <4 x half> @llvm.amdgcn.wqm.v4f16(<4 x half>) #1 +declare <4 x i16> @llvm.amdgcn.wqm.v4i16(<4 x i16>) #1 +declare void @llvm.amdgcn.raw.buffer.store.v2i32(<2 x i32>, <4 x i32>, i32, i32, i32) #0 + +attributes #0 = { nounwind } +attributes #1 = { nounwind readonly }