From: krzychb Date: Mon, 7 Aug 2017 04:23:58 +0000 (+0200) Subject: Example on use application trace logging to host X-Git-Tag: v3.1-dev~375^2 X-Git-Url: https://granicus.if.org/sourcecode?a=commitdiff_plain;h=78a0523757c987286a6534a0b6b439b198adc1f3;p=esp-idf Example on use application trace logging to host --- diff --git a/examples/system/app_trace_to_host/Makefile b/examples/system/app_trace_to_host/Makefile new file mode 100644 index 0000000000..e0f7180568 --- /dev/null +++ b/examples/system/app_trace_to_host/Makefile @@ -0,0 +1,9 @@ +# +# This is a project Makefile. It is assumed the directory this Makefile resides in is a +# project subdirectory. +# + +PROJECT_NAME := app_trace_to_host_test + +include $(IDF_PATH)/make/project.mk + diff --git a/examples/system/app_trace_to_host/README.md b/examples/system/app_trace_to_host/README.md new file mode 100644 index 0000000000..b15466dd86 --- /dev/null +++ b/examples/system/app_trace_to_host/README.md @@ -0,0 +1,177 @@ +# Example: Application Level Tracing - Logging to Host (app_trace_to_host) + +This test code shows how to perform high speed logging by redirecting the log messages to a host instead of UART. + +For description of [logging to a host](http://esp-idf.readthedocs.io/en/latest/api-guides/app_trace.html#logging-to-host) please refer to **ESP32 Programming Guide**, section **Application Level Tracing library**. The following example provides practical implementation of this functionality. + + +## Use Case + +Debugging of time critical functions may not work as desired if log messages are sent though the UART port. Printing out the logs may considerably slow down tested function to the point where it will not operate as expected. + +Let's consider a case we are testing implementation of [zero level crossing](https://en.wikipedia.org/wiki/Zero_crossing) detection for a 50 Hz signal with ESP32's ADC. + +We will start by checking if we can read ADC, what is the signal level and how many samples can be collected over 20 ms period by using a code snippet below: + +``` +int sampling_period = 20; +int i = 0; +uint32_t sampling_start = esp_log_timestamp(); //this clock counts miliseconds +do { + ESP_LOGI(TAG, "Sample:%d, Value:%d", ++i, adc1_get_voltage(ADC1_TEST_CHANNEL)); +} while (esp_log_timestamp() - sampling_start < sampling_period); +``` + +Above code is sampling ADC in a loop continuously for 20 ms of time to collect one full period of 50 Hz signal (use 17 ms for 60 Hz signal), and printing out results. If you run this code, result will be likely as below: + +``` +I (4309) example: Sample:1, Value:2224 +I (4309) example: Sample:2, Value:840 +I (4309) example: Sample:3, Value:3503 +I (4319) example: Sample:4, Value:27 +I (4319) example: Sample:5, Value:4095 +``` + +As you see we were able to collect only five samples. This seems rather not adequate for zero crossing detection. + +We can remove `ESP_LOGI()` line and sample much faster, but then will not be able to see the values. To see the values we would need to save them in the memory and print out later. + +Instead of saving samples to memory, a simple and compelling solution to this issue is sending logs to a host over a JTAG interface. This works much faster than with the UART. To do so, we need to redirect log messages to JTAG by calling the following function before `ESP_LOGx` line: + +``` +esp_log_set_vprintf(esp_apptrace_vprintf); +``` + +Once time critical messages are sent out, we can redirect `ESP_LOGx` back back to the UART by adding extra two lines of code. + +``` +esp_log_set_vprintf(vprintf); +esp_apptrace_flush(ESP_APPTRACE_DEST_TRAX, 100000); +``` + +Note command `esp_apptrace_flush()` used to empty buffer with pending messages to the host. + +If checking the log received by the host, we will see over 400 samples collected! + +``` +... +I (59379) example: Sample:424, Value:298 +I (59379) example: Sample:425, Value:345 +I (59379) example: Sample:426, Value:386 +I (59379) example: Sample:427, Value:432 +I (61409) example: Sample:1, Value:2653 +``` + + +## Example in Action + +Check the full example code [app_trace_to_host](main/app_trace_to_host_test.c) that combines both tests above and runs them in a loop showing instantly the number of samples collected: + +``` +I (4289) example: Sampling ADC and sending data to the host... +I (4309) example: Collected 427 samples in 20 ms. + +I (4309) example: Sampling ADC and sending data to the UART... +I (4309) example: Sample:1, Value:2224 +I (4309) example: Sample:2, Value:840 +I (4309) example: Sample:3, Value:3503 +I (4319) example: Sample:4, Value:27 +I (4319) example: Sample:5, Value:4095 +I (4329) example: Collected 5 samples in 20 ms. +``` + + +## Do it Yourself + +To run the example and retrieve the log from the host, do the following: + +1. Connect JTAG interface to ESP32 board, power up both JTAG and ESP32. For details how to setup JTAG interface see [JTAG Debugging](http://esp-idf.readthedocs.io/en/latest/api-guides/jtag-debugging/index.html). + +2. [Run OpenOCD](http://esp-idf.readthedocs.io/en/latest/api-guides/jtag-debugging/index.html#run-openocd). If you are using the [binary distribution of OpenOCD](http://esp-idf.readthedocs.io/en/latest/api-guides/jtag-debugging/index.html#jtag-debugging-setup-openocd) and one of versions of [ESP-WROVER-KIT](http://esp-idf.readthedocs.io/en/latest/hw-reference/modules-and-boards.html#esp32-wrover-kit-v1-esp32-devkitj-v1), respective command line will look as follows: + + ``` + cd ~/esp/openocd-esp32 + bin/openocd -s share/openocd/scripts -f interface/ftdi/esp32_devkitj_v1.cfg -f board/esp-wroom-32.cfg + ``` + +3. Compile and load the example. Note to enable application tracing in menuconfig by going to `Component config > Application Level Tracing` and selecting `(X) Trace memory` + +4. Connect 50 Hz sinusoidal signal to ADC1_CHANNEL_6 / GPIO34. The signal range should be from 0V to max 3.1V. Optionally bridge GPIO34 with DAC_CHANNEL_1 / GPIO25, that generates 130 Hz signal within 0V..3.1V. To get 50 Hz, you need to set non standard divider of RTC 8 MHz clock to lower the minimum CW (Cosine Waveform) generator's frequency. You can do it in menuconfig by going to `Component config > Example configuration > Set custom RTC 8 MHz clock divider to lower CW frequency`. + +5. Open a separate terminal window and run telnet by entering: + + ``` + telnet localhost 4444 + ``` + +6. In telnet execute the following command: + + ``` + esp32 apptrace start file://adc0.log file://adc1.log 0 9000 5 0 0 + ``` + + This command should collect 9000 bytes of log data and save them to `adc0.log` file in `~/esp/openocd-esp32` folder. The `adc1.log` file will be empty / is not used. + +7. Decode and print out retrieved log file by executing: + + ``` + $IDF_PATH/tools/esp_app_trace/logtrace_proc.py ~/esp/openocd-esp32/adc0.log ~/esp/app_trace_to_host/build/app_trace_to_host_test.elf + ``` + + This should provide a similar output: + + ``` + Parse trace file '/user-home/esp/openocd-esp32/adc0.log'... + Unprocessed 7 bytes of log record args! + Parsing completed. + ==================================================================== + I (59369) example: Sample:1, Value:3717 + I (59369) example: Sample:2, Value:3647 + I (59369) example: Sample:3, Value:3575 + I (59369) example: Sample:4, Value:3491 + ... + + I (59379) example: Sample:398, Value:78 + I (59379) example: Sample:399, Value:58 + I (59379) example: Sample:400, Value:22 + I (59379) example: Sample:401, Value:14 + I (59379) example: Sample:402, Value:0 + I (59379) example: Sample:403, Value:0 + I (59379) example: Sample:404, Value:0 + I (59379) example: Sample:405, Value:0 + I (59379) example: Sample:406, Value:0 + I (59379) example: Sample:407, Value:0 + I (59379) example: Sample:408, Value:0 + I (59379) example: Sample:409, Value:0 + I (59379) example: Sample:410, Value:0 + I (59379) example: Sample:411, Value:0 + I (59379) example: Sample:412, Value:0 + I (59379) example: Sample:413, Value:0 + I (59379) example: Sample:414, Value:16 + I (59379) example: Sample:415, Value:32 + I (59379) example: Sample:416, Value:40 + I (59379) example: Sample:417, Value:74 + I (59379) example: Sample:418, Value:89 + I (59379) example: Sample:419, Value:113 + I (59379) example: Sample:420, Value:160 + I (59379) example: Sample:421, Value:192 + I (59379) example: Sample:422, Value:221 + I (59379) example: Sample:423, Value:256 + I (59379) example: Sample:424, Value:298 + I (59379) example: Sample:425, Value:345 + I (59379) example: Sample:426, Value:386 + I (59379) example: Sample:427, Value:432 + I (61409) example: Sample:1, Value:2653 + + ==================================================================== + + Log records count: 428 + ``` + +This is the log we have been looking for, complete with timestamps as if printed to UART, but almost two orders of magnitude faster. + + +## Conclusion + +With this example code we have demonstrated powerful functionality of logging to host with JTAG interface. With standard UART communication speed setting of 115200 BPS, printing out a single line of a log message takes about 4 ms. This is also the maximum period we can sequentially execute other tasks in between. By providing the same logging over JTAG, we were able improve performance of this process over 80 times. + diff --git a/examples/system/app_trace_to_host/main/Kconfig.projbuild b/examples/system/app_trace_to_host/main/Kconfig.projbuild new file mode 100644 index 0000000000..777a3ec314 --- /dev/null +++ b/examples/system/app_trace_to_host/main/Kconfig.projbuild @@ -0,0 +1,20 @@ +menu "Example Configuration" + +config CUSTOM_RTC_CLK_8M_DIV + bool "Set custom RTC 8 MHz clock divider to lower CW frequency (CHECK HELP FIRST)" + default "n" + help + Set custom / non standard divider for RTC 8 MHz clock. + This is to lower minimum frequency of cosine waveform generator (CW) + in order to provide sinusoidal signal at about 50 or 60 Hz. + + WARNINIG: setting non standard divider for the RTC 8 MHz clock + will affect functionality of RTC peripherals other than CW. + + This includes ADC sampling, and will in general make + all RTC register access slower. + + DO NOT use this option / change default RTC 8 MHz clock divider + in your applications, if you are not sure what you are doing. + +endmenu diff --git a/examples/system/app_trace_to_host/main/app_trace_to_host_test.c b/examples/system/app_trace_to_host/main/app_trace_to_host_test.c new file mode 100644 index 0000000000..d0b8df8f49 --- /dev/null +++ b/examples/system/app_trace_to_host/main/app_trace_to_host_test.c @@ -0,0 +1,140 @@ +/* Application Trace to Host Example + + This example code is in the Public Domain (or CC0 licensed, at your option.) + + Unless required by applicable law or agreed to in writing, this + software is distributed on an "AS IS" BASIS, WITHOUT WARRANTIES OR + CONDITIONS OF ANY KIND, either express or implied. +*/ + +#include +#include +#include +#include "freertos/FreeRTOS.h" +#include "freertos/task.h" +#include "freertos/queue.h" + +#include "driver/gpio.h" +#include "driver/adc.h" +#include "esp_log.h" +#include "esp_app_trace.h" + +#include "soc/rtc_io_reg.h" +#include "soc/rtc_cntl_reg.h" +#include "soc/sens_reg.h" +#include "soc/rtc.h" + +#include "driver/dac.h" + + +#define ADC1_TEST_CHANNEL (ADC1_CHANNEL_6) +#define TEST_SAMPLING_PERIOD 20 + +/* + * When setting custom divider of RTC 8 MHz clock in menuconfig, + * use the following values to set the CW frequency: + * ~ 50 Hz (entered below) + * RTC_CLK_8M_DIV 7 + * CW_FREQUENCY_STEP 3 + * ~ 60 Hz + * RTC_CLK_8M_DIV 1 + * CW_FREQUENCY_STEP 1 + */ +#ifdef CONFIG_CUSTOM_RTC_CLK_8M_DIV +#define RTC_CLK_8M_DIV 7 +#define CW_FREQUENCY_STEP 3 +#else +#define CW_FREQUENCY_STEP 1 +#endif + +static const char *TAG = "example"; + + +/* + * Enable cosine waveform generator (CW) + * on channel 1 / GPIO25 to provide sinusoidal signal + * It can be used instead of a live signal for testing + * of speed of logging to the host + * sequentially with data retrieval from ADC + */ +void enable_cosine_generator(void) +{ + // Enable tone generator common to both DAC channels 1 and 2 + SET_PERI_REG_MASK(SENS_SAR_DAC_CTRL1_REG, SENS_SW_TONE_EN); + // Enable / connect tone tone generator on / to channel 1 + SET_PERI_REG_MASK(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_CW_EN1_M); + // Invert MSB, otherwise part of the waveform will be inverted + SET_PERI_REG_BITS(SENS_SAR_DAC_CTRL2_REG, SENS_DAC_INV1, 2, SENS_DAC_INV1_S); + // Set the frequency of waveform on CW output +#ifdef CONFIG_CUSTOM_RTC_CLK_8M_DIV + REG_SET_FIELD(RTC_CNTL_CLK_CONF_REG, RTC_CNTL_CK8M_DIV_SEL, RTC_CLK_8M_DIV); + ESP_LOGI(TAG, "Custom divider of RTC 8 MHz clock has been set."); +#endif + SET_PERI_REG_BITS(SENS_SAR_DAC_CTRL1_REG, SENS_SW_FSTEP, CW_FREQUENCY_STEP, SENS_SW_FSTEP_S); + + dac_output_enable(DAC_CHANNEL_1); +} + + +/* + * Sample data an ADC1 channel 6 / GPIO34 + * over specific 'sampling_period' in milliseconds. + * Print out sampling result using standard ESP_LOGI() function. + * Return the number of samples collected. + */ +int adc1_sample_and_show(int sampling_period) +{ + int i = 0; + uint32_t sampling_start = esp_log_timestamp(); + do { + ESP_LOGI(TAG, "Sample:%d, Value:%d", ++i, adc1_get_voltage(ADC1_TEST_CHANNEL)); + } while (esp_log_timestamp() - sampling_start < sampling_period); + return i; +} + + +/* + * Main program loop that is sampling data on ADC + * and logging results with application tracing to the host + * as well as for comparison printing out sampling result to UART + */ +void test_task(void *arg) +{ + ESP_LOGI(TAG, "Enabling ADC1 on channel 6 / GPIO34."); + adc1_config_width(ADC_WIDTH_12Bit); + adc1_config_channel_atten(ADC1_TEST_CHANNEL, ADC_ATTEN_11db); + + ESP_LOGI(TAG, "Enabling CW generator on DAC channel 1 / GPIO25."); + enable_cosine_generator(); + + while (1) { + + /* + * Test of Logging with the Application Trace + */ + ESP_LOGI(TAG, "Sampling ADC and sending data to the host..."); + // Route LOGx() to the host + esp_log_set_vprintf(esp_apptrace_vprintf); + int samples_collected = adc1_sample_and_show(TEST_SAMPLING_PERIOD); + // Route LOGx() back to UART + esp_log_set_vprintf(vprintf); + // Flush collected data to the host + esp_apptrace_flush(ESP_APPTRACE_DEST_TRAX, 100000); + ESP_LOGI(TAG, "Collected %d samples in %d ms.\n", samples_collected, TEST_SAMPLING_PERIOD); + + /* + * Test of Logging to UART + */ + ESP_LOGI(TAG, "Sampling ADC and sending data to the UART..."); + samples_collected = adc1_sample_and_show(TEST_SAMPLING_PERIOD); + ESP_LOGI(TAG, "Collected %d samples in %d ms.\n", samples_collected, TEST_SAMPLING_PERIOD); + + vTaskDelay(2000 / portTICK_PERIOD_MS); + } +} + + +void app_main() +{ + xTaskCreate(test_task, "test_task", 1024 * 3, NULL, 10, NULL); +} diff --git a/examples/system/app_trace_to_host/main/component.mk b/examples/system/app_trace_to_host/main/component.mk new file mode 100644 index 0000000000..44bd2b5273 --- /dev/null +++ b/examples/system/app_trace_to_host/main/component.mk @@ -0,0 +1,3 @@ +# +# Main Makefile. This is basically the same as a component makefile. +# diff --git a/examples/system/app_trace_to_host/sdkconfig.defaults b/examples/system/app_trace_to_host/sdkconfig.defaults new file mode 100644 index 0000000000..e20d2b7862 --- /dev/null +++ b/examples/system/app_trace_to_host/sdkconfig.defaults @@ -0,0 +1,5 @@ +# Enable application tracing by default +CONFIG_ESP32_APPTRACE_DEST_TRAX=y +CONFIG_ESP32_APPTRACE_ENABLE=y +# Disable WiFi stack by default +CONFIG_WIFI_ENABLED=n \ No newline at end of file