From: Daniel Cederman Date: Wed, 18 Jul 2018 09:25:33 +0000 (+0000) Subject: [Sparc] Use the IntPair reg class for r constraints with value type f64 X-Git-Url: https://granicus.if.org/sourcecode?a=commitdiff_plain;h=55222c9183c6e07f53a54c4061677734f54feac1;p=llvm [Sparc] Use the IntPair reg class for r constraints with value type f64 Summary: This is how it appears to be handled in GCC and it prevents a "Unknown mismatch" error in the SelectionDAGBuilder. Reviewers: venkatra, jyknight, jrtc27 Reviewed By: jyknight, jrtc27 Subscribers: eraman, fedor.sergeev, jrtc27, llvm-commits Differential Revision: https://reviews.llvm.org/D49218 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@337370 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/Target/Sparc/SparcISelLowering.cpp b/lib/Target/Sparc/SparcISelLowering.cpp index b04c6b11268..178bb537420 100644 --- a/lib/Target/Sparc/SparcISelLowering.cpp +++ b/lib/Target/Sparc/SparcISelLowering.cpp @@ -3489,7 +3489,7 @@ SparcTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, if (Constraint.size() == 1) { switch (Constraint[0]) { case 'r': - if (VT == MVT::v2i32) + if (VT == MVT::v2i32 || VT == MVT::f64) return std::make_pair(0U, &SP::IntPairRegClass); else return std::make_pair(0U, &SP::IntRegsRegClass); diff --git a/test/CodeGen/SPARC/inlineasm.ll b/test/CodeGen/SPARC/inlineasm.ll index a67a45e6b1d..12445ea9fa1 100644 --- a/test/CodeGen/SPARC/inlineasm.ll +++ b/test/CodeGen/SPARC/inlineasm.ll @@ -130,3 +130,12 @@ entry: tail call void asm sideeffect "faddd $0,$1,$2", "{f20},{f20},{f20}"(double 9.0, double 10.0, double 11.0) ret void } + +; CHECK-LABEL: test_constraint_r_f64: +; CHECK: std %o0, [%sp+96] +; CHECK: ldd [%sp+96], %f0 +define double @test_constraint_r_f64() { +entry: + %0 = call double asm sideeffect "", "=r"() + ret double %0 +}