From: Krzysztof Parzyszek Date: Wed, 18 May 2016 14:56:14 +0000 (+0000) Subject: [Hexagon] Recognize "q" and "v" in inline-asm as register constraints X-Git-Url: https://granicus.if.org/sourcecode?a=commitdiff_plain;h=49894f887f4bab206f600af47552f2d92f79df1a;p=clang [Hexagon] Recognize "q" and "v" in inline-asm as register constraints Clang follow-up to r269933. git-svn-id: https://llvm.org/svn/llvm-project/cfe/trunk@269934 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/Basic/Targets.cpp b/lib/Basic/Targets.cpp index 91e00c03ba..b63eac907e 100644 --- a/lib/Basic/Targets.cpp +++ b/lib/Basic/Targets.cpp @@ -6016,7 +6016,16 @@ public: bool validateAsmConstraint(const char *&Name, TargetInfo::ConstraintInfo &Info) const override { - return true; + switch (*Name) { + case 'v': + case 'q': + if (HasHVX) { + Info.setAllowsRegister(); + return true; + } + break; + } + return false; } void getTargetDefines(const LangOptions &Opts, diff --git a/test/CodeGen/hexagon-inline-asm.c b/test/CodeGen/hexagon-inline-asm.c new file mode 100644 index 0000000000..1ef4b7767e --- /dev/null +++ b/test/CodeGen/hexagon-inline-asm.c @@ -0,0 +1,11 @@ +// RUN: %clang_cc1 -triple hexagon-unknown-elf -target-feature +hvx -emit-llvm -o - %s | FileCheck %s + +typedef int v64 __attribute__((__vector_size__(64))) + __attribute__((aligned(64))); + +void foo(v64 v0, v64 v1, v64 *p) { + v64 q0; + asm ("%0 = vgtw(%1.w,%2.w)" : "=q"(q0) : "v"(v0), "v"(v1)); +// CHECK: call <16 x i32> asm "$0 = vgtw($1.w,$2.w)", "=q,v,v"(<16 x i32>{{.*}}, <16 x i32>{{.*}}) + *p = q0; +}