From: Simon Pilgrim Date: Wed, 15 Mar 2017 15:40:34 +0000 (+0000) Subject: [SelectionDAG][AArch64] Add test case showing incorrect SelectionDAG::ComputeNumSignB... X-Git-Url: https://granicus.if.org/sourcecode?a=commitdiff_plain;h=4160d49ee224a23226afe0eb585262075d4a6ee2;p=llvm [SelectionDAG][AArch64] Add test case showing incorrect SelectionDAG::ComputeNumSignBits BUILD_VECTOR handling Reduced from a mixture of PR32273 and David Green's test cases showing SelectionDAG::ComputeNumSignBits not correctly handling BUILD_VECTOR implicit truncation of inputs. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@297847 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/test/CodeGen/AArch64/dag-numsignbits.ll b/test/CodeGen/AArch64/dag-numsignbits.ll new file mode 100644 index 00000000000..246d0e6f2b8 --- /dev/null +++ b/test/CodeGen/AArch64/dag-numsignbits.ll @@ -0,0 +1,33 @@ +; RUN: llc < %s -mtriple=aarch64-unknown | FileCheck %s + +; PR32273 + +define void @signbits_vXi1(<4 x i16> %a1) { +; CHECK-LABEL: signbits_vXi1 +; CHECK: cmgt v0.4h, v1.4h, v0.4h +; CHECK-NEXT: and v0.8b, v0.8b, v2.8b +; CHECK-NEXT: umov w8, v0.h[0] +; CHECK-NEXT: umov w9, v0.h[3] +; CHECK-NEXT: and w0, w8, #0x1 +; CHECK-NEXT: and w3, w9, #0x1 +; CHECK-NEXT: mov w1, wzr +; CHECK-NEXT: mov w2, wzr +; CHECK-NEXT: b foo + %tmp3 = shufflevector <4 x i16> %a1, <4 x i16> undef, <4 x i32> zeroinitializer + %tmp5 = add <4 x i16> %tmp3, + %tmp6 = icmp slt <4 x i16> %tmp5, + %tmp7 = and <4 x i1> %tmp6, + %tmp8 = sext <4 x i1> %tmp7 to <4 x i16> + %tmp9 = extractelement <4 x i16> %tmp8, i32 0 + %tmp10 = zext i16 %tmp9 to i32 + %tmp11 = extractelement <4 x i16> %tmp8, i32 1 + %tmp12 = zext i16 %tmp11 to i32 + %tmp13 = extractelement <4 x i16> %tmp8, i32 2 + %tmp14 = zext i16 %tmp13 to i32 + %tmp15 = extractelement <4 x i16> %tmp8, i32 3 + %tmp16 = zext i16 %tmp15 to i32 + tail call void @foo(i32 %tmp10, i32 %tmp12, i32 %tmp14, i32 %tmp16) + ret void +} + +declare void @foo(i32, i32, i32, i32)