+; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -march=amdgcn -mcpu=tahiti < %s | FileCheck -allow-deprecated-dag-overlap -check-prefix=GCN -check-prefix=SI -check-prefix=FUNC %s
; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -amdgpu-sdwa-peephole=0 < %s | FileCheck -allow-deprecated-dag-overlap -check-prefix=GCN -check-prefix=VI -check-prefix=FUNC %s
declare i32 @llvm.amdgcn.workitem.id.x() nounwind readnone
declare i32 @llvm.amdgcn.workitem.id.y() nounwind readnone
-; FUNC-LABEL: {{^}}test_copy_v4i8:
-; GCN: {{buffer|flat}}_load_dword [[REG:v[0-9]+]]
-; GCN: buffer_store_dword [[REG]]
-; GCN: s_endpgm
define amdgpu_kernel void @test_copy_v4i8(<4 x i8> addrspace(1)* %out, <4 x i8> addrspace(1)* %in) nounwind {
+; SI-LABEL: test_copy_v4i8:
+; SI: ; %bb.0:
+; SI-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x9
+; SI-NEXT: s_mov_b32 s7, 0xf000
+; SI-NEXT: s_mov_b32 s10, 0
+; SI-NEXT: s_mov_b32 s11, s7
+; SI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: s_mov_b64 s[8:9], s[2:3]
+; SI-NEXT: v_mov_b32_e32 v1, 0
+; SI-NEXT: buffer_load_dword v0, v[0:1], s[8:11], 0 addr64
+; SI-NEXT: s_mov_b32 s6, -1
+; SI-NEXT: s_mov_b32 s4, s0
+; SI-NEXT: s_mov_b32 s5, s1
+; SI-NEXT: s_waitcnt vmcnt(0)
+; SI-NEXT: buffer_store_dword v0, off, s[4:7], 0
+; SI-NEXT: s_endpgm
+;
+; VI-LABEL: test_copy_v4i8:
+; VI: ; %bb.0:
+; VI-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x24
+; VI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; VI-NEXT: s_mov_b32 s7, 0xf000
+; VI-NEXT: s_mov_b32 s6, -1
+; VI-NEXT: s_waitcnt lgkmcnt(0)
+; VI-NEXT: v_mov_b32_e32 v1, s3
+; VI-NEXT: v_add_u32_e32 v0, vcc, s2, v0
+; VI-NEXT: v_addc_u32_e32 v1, vcc, 0, v1, vcc
+; VI-NEXT: flat_load_dword v0, v[0:1]
+; VI-NEXT: s_mov_b32 s4, s0
+; VI-NEXT: s_mov_b32 s5, s1
+; VI-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; VI-NEXT: buffer_store_dword v0, off, s[4:7], 0
+; VI-NEXT: s_endpgm
%tid.x = call i32 @llvm.amdgcn.workitem.id.x()
%gep = getelementptr <4 x i8>, <4 x i8> addrspace(1)* %in, i32 %tid.x
%val = load <4 x i8>, <4 x i8> addrspace(1)* %gep, align 4
ret void
}
-; FUNC-LABEL: {{^}}test_copy_v4i8_x2:
-; GCN: {{buffer|flat}}_load_dword [[REG:v[0-9]+]]
-; GCN: buffer_store_dword [[REG]]
-; GCN: buffer_store_dword [[REG]]
-; GCN: s_endpgm
define amdgpu_kernel void @test_copy_v4i8_x2(<4 x i8> addrspace(1)* %out0, <4 x i8> addrspace(1)* %out1, <4 x i8> addrspace(1)* %in) nounwind {
+; SI-LABEL: test_copy_v4i8_x2:
+; SI: ; %bb.0:
+; SI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
+; SI-NEXT: s_load_dwordx2 s[0:1], s[0:1], 0xd
+; SI-NEXT: s_mov_b32 s11, 0xf000
+; SI-NEXT: s_mov_b32 s2, 0
+; SI-NEXT: s_mov_b32 s3, s11
+; SI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; SI-NEXT: v_mov_b32_e32 v1, 0
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: buffer_load_dword v0, v[0:1], s[0:3], 0 addr64
+; SI-NEXT: s_mov_b32 s10, -1
+; SI-NEXT: s_mov_b32 s8, s6
+; SI-NEXT: s_mov_b32 s9, s7
+; SI-NEXT: s_mov_b32 s6, s10
+; SI-NEXT: s_mov_b32 s7, s11
+; SI-NEXT: s_waitcnt vmcnt(0)
+; SI-NEXT: buffer_store_dword v0, off, s[4:7], 0
+; SI-NEXT: buffer_store_dword v0, off, s[8:11], 0
+; SI-NEXT: s_endpgm
+;
+; VI-LABEL: test_copy_v4i8_x2:
+; VI: ; %bb.0:
+; VI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x24
+; VI-NEXT: s_load_dwordx2 s[8:9], s[0:1], 0x34
+; VI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; VI-NEXT: s_mov_b32 s3, 0xf000
+; VI-NEXT: s_mov_b32 s2, -1
+; VI-NEXT: s_waitcnt lgkmcnt(0)
+; VI-NEXT: s_mov_b32 s0, s6
+; VI-NEXT: v_mov_b32_e32 v1, s9
+; VI-NEXT: v_add_u32_e32 v0, vcc, s8, v0
+; VI-NEXT: v_addc_u32_e32 v1, vcc, 0, v1, vcc
+; VI-NEXT: flat_load_dword v0, v[0:1]
+; VI-NEXT: s_mov_b32 s1, s7
+; VI-NEXT: s_mov_b32 s6, s2
+; VI-NEXT: s_mov_b32 s7, s3
+; VI-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; VI-NEXT: buffer_store_dword v0, off, s[4:7], 0
+; VI-NEXT: buffer_store_dword v0, off, s[0:3], 0
+; VI-NEXT: s_endpgm
%tid.x = call i32 @llvm.amdgcn.workitem.id.x()
%gep = getelementptr <4 x i8>, <4 x i8> addrspace(1)* %in, i32 %tid.x
%val = load <4 x i8>, <4 x i8> addrspace(1)* %gep, align 4
ret void
}
-; FUNC-LABEL: {{^}}test_copy_v4i8_x3:
-; GCN: {{buffer|flat}}_load_dword [[REG:v[0-9]+]]
-; GCN: buffer_store_dword [[REG]]
-; GCN: buffer_store_dword [[REG]]
-; GCN: buffer_store_dword [[REG]]
-; GCN: s_endpgm
define amdgpu_kernel void @test_copy_v4i8_x3(<4 x i8> addrspace(1)* %out0, <4 x i8> addrspace(1)* %out1, <4 x i8> addrspace(1)* %out2, <4 x i8> addrspace(1)* %in) nounwind {
+; SI-LABEL: test_copy_v4i8_x3:
+; SI: ; %bb.0:
+; SI-NEXT: s_load_dwordx8 s[0:7], s[0:1], 0x9
+; SI-NEXT: s_mov_b32 s11, 0xf000
+; SI-NEXT: s_mov_b32 s14, 0
+; SI-NEXT: s_mov_b32 s15, s11
+; SI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: s_mov_b64 s[12:13], s[6:7]
+; SI-NEXT: v_mov_b32_e32 v1, 0
+; SI-NEXT: buffer_load_dword v0, v[0:1], s[12:15], 0 addr64
+; SI-NEXT: s_mov_b32 s10, -1
+; SI-NEXT: s_mov_b32 s8, s4
+; SI-NEXT: s_mov_b32 s9, s5
+; SI-NEXT: s_mov_b32 s4, s2
+; SI-NEXT: s_mov_b32 s5, s3
+; SI-NEXT: s_mov_b32 s6, s10
+; SI-NEXT: s_mov_b32 s7, s11
+; SI-NEXT: s_mov_b32 s2, s10
+; SI-NEXT: s_mov_b32 s3, s11
+; SI-NEXT: s_waitcnt vmcnt(0)
+; SI-NEXT: buffer_store_dword v0, off, s[0:3], 0
+; SI-NEXT: buffer_store_dword v0, off, s[4:7], 0
+; SI-NEXT: buffer_store_dword v0, off, s[8:11], 0
+; SI-NEXT: s_endpgm
+;
+; VI-LABEL: test_copy_v4i8_x3:
+; VI: ; %bb.0:
+; VI-NEXT: s_load_dwordx8 s[0:7], s[0:1], 0x24
+; VI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; VI-NEXT: s_mov_b32 s11, 0xf000
+; VI-NEXT: s_mov_b32 s10, -1
+; VI-NEXT: s_mov_b32 s14, s10
+; VI-NEXT: s_waitcnt lgkmcnt(0)
+; VI-NEXT: v_mov_b32_e32 v1, s7
+; VI-NEXT: v_add_u32_e32 v0, vcc, s6, v0
+; VI-NEXT: v_addc_u32_e32 v1, vcc, 0, v1, vcc
+; VI-NEXT: flat_load_dword v0, v[0:1]
+; VI-NEXT: s_mov_b32 s12, s2
+; VI-NEXT: s_mov_b32 s13, s3
+; VI-NEXT: s_mov_b32 s8, s4
+; VI-NEXT: s_mov_b32 s9, s5
+; VI-NEXT: s_mov_b32 s15, s11
+; VI-NEXT: s_mov_b32 s2, s10
+; VI-NEXT: s_mov_b32 s3, s11
+; VI-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; VI-NEXT: buffer_store_dword v0, off, s[0:3], 0
+; VI-NEXT: buffer_store_dword v0, off, s[12:15], 0
+; VI-NEXT: buffer_store_dword v0, off, s[8:11], 0
+; VI-NEXT: s_endpgm
%tid.x = call i32 @llvm.amdgcn.workitem.id.x()
%gep = getelementptr <4 x i8>, <4 x i8> addrspace(1)* %in, i32 %tid.x
%val = load <4 x i8>, <4 x i8> addrspace(1)* %gep, align 4
ret void
}
-; FUNC-LABEL: {{^}}test_copy_v4i8_x4:
-; GCN: {{buffer|flat}}_load_dword [[REG:v[0-9]+]]
-; GCN: buffer_store_dword [[REG]]
-; GCN: buffer_store_dword [[REG]]
-; GCN: buffer_store_dword [[REG]]
-; GCN: buffer_store_dword [[REG]]
-; GCN: s_endpgm
define amdgpu_kernel void @test_copy_v4i8_x4(<4 x i8> addrspace(1)* %out0, <4 x i8> addrspace(1)* %out1, <4 x i8> addrspace(1)* %out2, <4 x i8> addrspace(1)* %out3, <4 x i8> addrspace(1)* %in) nounwind {
+; SI-LABEL: test_copy_v4i8_x4:
+; SI: ; %bb.0:
+; SI-NEXT: s_load_dwordx2 s[8:9], s[0:1], 0x11
+; SI-NEXT: s_mov_b32 s15, 0xf000
+; SI-NEXT: s_mov_b32 s10, 0
+; SI-NEXT: s_mov_b32 s11, s15
+; SI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; SI-NEXT: v_mov_b32_e32 v1, 0
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: buffer_load_dword v0, v[0:1], s[8:11], 0 addr64
+; SI-NEXT: s_load_dwordx8 s[0:7], s[0:1], 0x9
+; SI-NEXT: s_mov_b32 s14, -1
+; SI-NEXT: s_mov_b32 s18, s14
+; SI-NEXT: s_mov_b32 s19, s15
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: s_mov_b32 s12, s6
+; SI-NEXT: s_mov_b32 s13, s7
+; SI-NEXT: s_mov_b32 s16, s2
+; SI-NEXT: s_mov_b32 s17, s3
+; SI-NEXT: s_mov_b32 s6, s14
+; SI-NEXT: s_mov_b32 s7, s15
+; SI-NEXT: s_mov_b32 s2, s14
+; SI-NEXT: s_mov_b32 s3, s15
+; SI-NEXT: s_waitcnt vmcnt(0)
+; SI-NEXT: buffer_store_dword v0, off, s[0:3], 0
+; SI-NEXT: buffer_store_dword v0, off, s[16:19], 0
+; SI-NEXT: buffer_store_dword v0, off, s[4:7], 0
+; SI-NEXT: buffer_store_dword v0, off, s[12:15], 0
+; SI-NEXT: s_endpgm
+;
+; VI-LABEL: test_copy_v4i8_x4:
+; VI: ; %bb.0:
+; VI-NEXT: s_load_dwordx2 s[8:9], s[0:1], 0x44
+; VI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; VI-NEXT: s_load_dwordx8 s[0:7], s[0:1], 0x24
+; VI-NEXT: s_mov_b32 s11, 0xf000
+; VI-NEXT: s_mov_b32 s10, -1
+; VI-NEXT: s_waitcnt lgkmcnt(0)
+; VI-NEXT: v_mov_b32_e32 v1, s9
+; VI-NEXT: v_add_u32_e32 v0, vcc, s8, v0
+; VI-NEXT: v_addc_u32_e32 v1, vcc, 0, v1, vcc
+; VI-NEXT: flat_load_dword v0, v[0:1]
+; VI-NEXT: s_mov_b32 s8, s6
+; VI-NEXT: s_mov_b32 s9, s7
+; VI-NEXT: s_mov_b32 s12, s2
+; VI-NEXT: s_mov_b32 s13, s3
+; VI-NEXT: s_mov_b32 s6, s10
+; VI-NEXT: s_mov_b32 s7, s11
+; VI-NEXT: s_mov_b32 s14, s10
+; VI-NEXT: s_mov_b32 s15, s11
+; VI-NEXT: s_mov_b32 s2, s10
+; VI-NEXT: s_mov_b32 s3, s11
+; VI-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; VI-NEXT: buffer_store_dword v0, off, s[0:3], 0
+; VI-NEXT: buffer_store_dword v0, off, s[12:15], 0
+; VI-NEXT: buffer_store_dword v0, off, s[4:7], 0
+; VI-NEXT: buffer_store_dword v0, off, s[8:11], 0
+; VI-NEXT: s_endpgm
%tid.x = call i32 @llvm.amdgcn.workitem.id.x()
%gep = getelementptr <4 x i8>, <4 x i8> addrspace(1)* %in, i32 %tid.x
%val = load <4 x i8>, <4 x i8> addrspace(1)* %gep, align 4
ret void
}
-; FUNC-LABEL: {{^}}test_copy_v4i8_extra_use:
-; GCN: {{buffer|flat}}_load_dword
-; GCN-DAG: v_lshrrev_b32
-; GCN: v_and_b32
-; GCN: v_or_b32
-; GCN-DAG: buffer_store_dword
-; GCN-DAG: buffer_store_dword
-
-; GCN: s_endpgm
define amdgpu_kernel void @test_copy_v4i8_extra_use(<4 x i8> addrspace(1)* %out0, <4 x i8> addrspace(1)* %out1, <4 x i8> addrspace(1)* %in) nounwind {
+; SI-LABEL: test_copy_v4i8_extra_use:
+; SI: ; %bb.0:
+; SI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
+; SI-NEXT: s_load_dwordx2 s[0:1], s[0:1], 0xd
+; SI-NEXT: s_mov_b32 s11, 0xf000
+; SI-NEXT: s_mov_b32 s2, 0
+; SI-NEXT: s_mov_b32 s3, s11
+; SI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; SI-NEXT: v_mov_b32_e32 v1, 0
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: buffer_load_dword v0, v[0:1], s[0:3], 0 addr64
+; SI-NEXT: s_mov_b32 s10, -1
+; SI-NEXT: s_mov_b32 s0, 0xff00
+; SI-NEXT: s_mov_b32 s8, s6
+; SI-NEXT: s_mov_b32 s9, s7
+; SI-NEXT: s_mov_b32 s6, s10
+; SI-NEXT: s_mov_b32 s7, s11
+; SI-NEXT: s_movk_i32 s1, 0xff
+; SI-NEXT: s_movk_i32 s2, 0x900
+; SI-NEXT: s_waitcnt vmcnt(0)
+; SI-NEXT: v_lshrrev_b32_e32 v1, 16, v0
+; SI-NEXT: buffer_store_dword v0, off, s[4:7], 0
+; SI-NEXT: v_and_b32_e32 v2, s0, v0
+; SI-NEXT: s_waitcnt expcnt(0)
+; SI-NEXT: v_add_i32_e32 v0, vcc, 9, v0
+; SI-NEXT: v_and_b32_e32 v0, s1, v0
+; SI-NEXT: v_and_b32_e32 v3, s0, v1
+; SI-NEXT: v_add_i32_e32 v1, vcc, 9, v1
+; SI-NEXT: v_or_b32_e32 v0, v2, v0
+; SI-NEXT: v_and_b32_e32 v1, s1, v1
+; SI-NEXT: v_add_i32_e32 v0, vcc, s2, v0
+; SI-NEXT: v_or_b32_e32 v1, v3, v1
+; SI-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; SI-NEXT: v_lshlrev_b32_e32 v1, 16, v1
+; SI-NEXT: v_or_b32_e32 v0, v1, v0
+; SI-NEXT: v_add_i32_e32 v0, vcc, 0x9000000, v0
+; SI-NEXT: buffer_store_dword v0, off, s[8:11], 0
+; SI-NEXT: s_endpgm
+;
+; VI-LABEL: test_copy_v4i8_extra_use:
+; VI: ; %bb.0:
+; VI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x24
+; VI-NEXT: s_load_dwordx2 s[0:1], s[0:1], 0x34
+; VI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; VI-NEXT: s_movk_i32 s10, 0xff00
+; VI-NEXT: s_mov_b32 s3, 0xf000
+; VI-NEXT: s_mov_b32 s2, -1
+; VI-NEXT: s_waitcnt lgkmcnt(0)
+; VI-NEXT: v_mov_b32_e32 v1, s1
+; VI-NEXT: v_add_u32_e32 v0, vcc, s0, v0
+; VI-NEXT: v_addc_u32_e32 v1, vcc, 0, v1, vcc
+; VI-NEXT: flat_load_dword v0, v[0:1]
+; VI-NEXT: s_mov_b32 s0, s6
+; VI-NEXT: s_mov_b32 s1, s7
+; VI-NEXT: s_movk_i32 s8, 0xff
+; VI-NEXT: s_mov_b32 s6, s2
+; VI-NEXT: s_mov_b32 s7, s3
+; VI-NEXT: s_movk_i32 s9, 0x900
+; VI-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; VI-NEXT: v_lshrrev_b32_e32 v1, 16, v0
+; VI-NEXT: v_and_b32_e32 v3, s10, v1
+; VI-NEXT: v_add_u16_e32 v1, 9, v1
+; VI-NEXT: v_and_b32_e32 v1, s8, v1
+; VI-NEXT: buffer_store_dword v0, off, s[4:7], 0
+; VI-NEXT: v_and_b32_e32 v2, s10, v0
+; VI-NEXT: v_add_u16_e32 v0, 9, v0
+; VI-NEXT: v_and_b32_e32 v0, s8, v0
+; VI-NEXT: v_or_b32_e32 v1, v3, v1
+; VI-NEXT: v_or_b32_e32 v0, v2, v0
+; VI-NEXT: v_add_u16_e32 v1, s9, v1
+; VI-NEXT: v_add_u16_e32 v0, s9, v0
+; VI-NEXT: v_lshlrev_b32_e32 v1, 16, v1
+; VI-NEXT: v_or_b32_e32 v0, v0, v1
+; VI-NEXT: buffer_store_dword v0, off, s[0:3], 0
+; VI-NEXT: s_endpgm
%tid.x = call i32 @llvm.amdgcn.workitem.id.x()
%gep = getelementptr <4 x i8>, <4 x i8> addrspace(1)* %in, i32 %tid.x
%val = load <4 x i8>, <4 x i8> addrspace(1)* %gep, align 4
}
; FIXME: Need to handle non-uniform case for function below (load without gep).
-; FUNC-LABEL: {{^}}test_copy_v4i8_x2_extra_use:
-; GCN: {{buffer|flat}}_load_dword
-; GCN-DAG: v_lshrrev_b32
-; SI-DAG: v_add_i32
-; VI-DAG: v_add_u16
-; GCN-DAG: v_and_b32
-; GCN-DAG: v_or_b32
-; GCN-DAG: {{buffer|flat}}_store_dword
-; GCN: {{buffer|flat}}_store_dword
-; GCN: {{buffer|flat}}_store_dword
-; GCN: s_endpgm
define amdgpu_kernel void @test_copy_v4i8_x2_extra_use(<4 x i8> addrspace(1)* %out0, <4 x i8> addrspace(1)* %out1, <4 x i8> addrspace(1)* %out2, <4 x i8> addrspace(1)* %in) nounwind {
+; SI-LABEL: test_copy_v4i8_x2_extra_use:
+; SI: ; %bb.0:
+; SI-NEXT: s_load_dwordx8 s[0:7], s[0:1], 0x9
+; SI-NEXT: s_mov_b32 s11, 0xf000
+; SI-NEXT: s_mov_b32 s14, 0
+; SI-NEXT: s_mov_b32 s15, s11
+; SI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: s_mov_b64 s[12:13], s[6:7]
+; SI-NEXT: v_mov_b32_e32 v1, 0
+; SI-NEXT: buffer_load_dword v0, v[0:1], s[12:15], 0 addr64
+; SI-NEXT: s_mov_b32 s16, 0xff00
+; SI-NEXT: s_movk_i32 s17, 0xff
+; SI-NEXT: s_movk_i32 s18, 0x900
+; SI-NEXT: s_mov_b32 s10, -1
+; SI-NEXT: s_mov_b32 s8, s4
+; SI-NEXT: s_mov_b32 s9, s5
+; SI-NEXT: s_mov_b32 s4, s2
+; SI-NEXT: s_mov_b32 s5, s3
+; SI-NEXT: s_mov_b32 s6, s10
+; SI-NEXT: s_mov_b32 s7, s11
+; SI-NEXT: s_mov_b32 s2, s10
+; SI-NEXT: s_mov_b32 s3, s11
+; SI-NEXT: s_waitcnt vmcnt(0)
+; SI-NEXT: v_add_i32_e32 v3, vcc, 9, v0
+; SI-NEXT: v_lshrrev_b32_e32 v1, 16, v0
+; SI-NEXT: v_and_b32_e32 v4, s16, v1
+; SI-NEXT: v_add_i32_e32 v1, vcc, 9, v1
+; SI-NEXT: v_and_b32_e32 v2, s16, v0
+; SI-NEXT: v_and_b32_e32 v3, s17, v3
+; SI-NEXT: v_or_b32_e32 v2, v2, v3
+; SI-NEXT: v_and_b32_e32 v1, s17, v1
+; SI-NEXT: v_add_i32_e32 v2, vcc, s18, v2
+; SI-NEXT: v_or_b32_e32 v1, v4, v1
+; SI-NEXT: v_and_b32_e32 v2, 0xffff, v2
+; SI-NEXT: v_lshlrev_b32_e32 v1, 16, v1
+; SI-NEXT: v_or_b32_e32 v1, v1, v2
+; SI-NEXT: v_add_i32_e32 v1, vcc, 0x9000000, v1
+; SI-NEXT: buffer_store_dword v0, off, s[0:3], 0
+; SI-NEXT: buffer_store_dword v1, off, s[4:7], 0
+; SI-NEXT: buffer_store_dword v0, off, s[8:11], 0
+; SI-NEXT: s_endpgm
+;
+; VI-LABEL: test_copy_v4i8_x2_extra_use:
+; VI: ; %bb.0:
+; VI-NEXT: s_load_dwordx8 s[0:7], s[0:1], 0x24
+; VI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; VI-NEXT: s_movk_i32 s14, 0xff00
+; VI-NEXT: s_movk_i32 s12, 0xff
+; VI-NEXT: s_movk_i32 s13, 0x900
+; VI-NEXT: s_waitcnt lgkmcnt(0)
+; VI-NEXT: v_mov_b32_e32 v1, s7
+; VI-NEXT: v_add_u32_e32 v0, vcc, s6, v0
+; VI-NEXT: v_addc_u32_e32 v1, vcc, 0, v1, vcc
+; VI-NEXT: flat_load_dword v0, v[0:1]
+; VI-NEXT: s_mov_b32 s7, 0xf000
+; VI-NEXT: s_mov_b32 s6, -1
+; VI-NEXT: s_mov_b32 s8, s2
+; VI-NEXT: s_mov_b32 s9, s3
+; VI-NEXT: s_mov_b32 s10, s6
+; VI-NEXT: s_mov_b32 s11, s7
+; VI-NEXT: s_mov_b32 s2, s6
+; VI-NEXT: s_mov_b32 s3, s7
+; VI-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; VI-NEXT: v_lshrrev_b32_e32 v1, 16, v0
+; VI-NEXT: v_and_b32_e32 v4, s14, v1
+; VI-NEXT: v_add_u16_e32 v1, 9, v1
+; VI-NEXT: v_add_u16_e32 v3, 9, v0
+; VI-NEXT: v_and_b32_e32 v1, s12, v1
+; VI-NEXT: v_or_b32_e32 v1, v4, v1
+; VI-NEXT: v_and_b32_e32 v2, s14, v0
+; VI-NEXT: v_and_b32_e32 v3, s12, v3
+; VI-NEXT: v_or_b32_e32 v2, v2, v3
+; VI-NEXT: v_add_u16_e32 v1, s13, v1
+; VI-NEXT: v_add_u16_e32 v2, s13, v2
+; VI-NEXT: v_lshlrev_b32_e32 v1, 16, v1
+; VI-NEXT: v_or_b32_e32 v1, v2, v1
+; VI-NEXT: buffer_store_dword v0, off, s[0:3], 0
+; VI-NEXT: buffer_store_dword v1, off, s[8:11], 0
+; VI-NEXT: buffer_store_dword v0, off, s[4:7], 0
+; VI-NEXT: s_endpgm
%tid.x = call i32 @llvm.amdgcn.workitem.id.x()
%in.ptr = getelementptr <4 x i8>, <4 x i8> addrspace(1)* %in, i32 %tid.x
%val = load <4 x i8>, <4 x i8> addrspace(1)* %in.ptr, align 4
ret void
}
-; FUNC-LABEL: {{^}}test_copy_v3i8_align4:
-; GCN: {{buffer|flat}}_load_dword
-; GCN-DAG: buffer_store_short v{{[0-9]+}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0{{$}}
-; GCN-DAG: buffer_store_byte v{{[0-9]+}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:2{{$}}
-; GCN: s_endpgm
define amdgpu_kernel void @test_copy_v3i8_align4(<3 x i8> addrspace(1)* %out, <3 x i8> addrspace(1)* %in) nounwind {
+; SI-LABEL: test_copy_v3i8_align4:
+; SI: ; %bb.0:
+; SI-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x9
+; SI-NEXT: s_mov_b32 s7, 0xf000
+; SI-NEXT: s_mov_b32 s10, 0
+; SI-NEXT: s_mov_b32 s11, s7
+; SI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: s_mov_b64 s[8:9], s[2:3]
+; SI-NEXT: v_mov_b32_e32 v1, 0
+; SI-NEXT: buffer_load_dword v0, v[0:1], s[8:11], 0 addr64
+; SI-NEXT: s_mov_b32 s6, -1
+; SI-NEXT: s_mov_b32 s4, s0
+; SI-NEXT: s_mov_b32 s5, s1
+; SI-NEXT: s_waitcnt vmcnt(0)
+; SI-NEXT: v_lshrrev_b32_e32 v1, 16, v0
+; SI-NEXT: buffer_store_short v0, off, s[4:7], 0
+; SI-NEXT: buffer_store_byte v1, off, s[4:7], 0 offset:2
+; SI-NEXT: s_endpgm
+;
+; VI-LABEL: test_copy_v3i8_align4:
+; VI: ; %bb.0:
+; VI-NEXT: s_load_dwordx4 s[0:3], s[0:1], 0x24
+; VI-NEXT: v_lshlrev_b32_e32 v0, 2, v0
+; VI-NEXT: s_mov_b32 s7, 0xf000
+; VI-NEXT: s_mov_b32 s6, -1
+; VI-NEXT: s_waitcnt lgkmcnt(0)
+; VI-NEXT: v_mov_b32_e32 v1, s3
+; VI-NEXT: v_add_u32_e32 v0, vcc, s2, v0
+; VI-NEXT: v_addc_u32_e32 v1, vcc, 0, v1, vcc
+; VI-NEXT: flat_load_dword v0, v[0:1]
+; VI-NEXT: s_mov_b32 s4, s0
+; VI-NEXT: s_mov_b32 s5, s1
+; VI-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; VI-NEXT: buffer_store_short v0, off, s[4:7], 0
+; VI-NEXT: v_lshrrev_b32_e32 v0, 16, v0
+; VI-NEXT: buffer_store_byte v0, off, s[4:7], 0 offset:2
+; VI-NEXT: s_endpgm
%tid.x = call i32 @llvm.amdgcn.workitem.id.x()
%gep = getelementptr <3 x i8>, <3 x i8> addrspace(1)* %in, i32 %tid.x
%val = load <3 x i8>, <3 x i8> addrspace(1)* %gep, align 4
ret void
}
-; FUNC-LABEL: {{^}}test_copy_v3i8_align2:
-; GCN-DAG: {{buffer|flat}}_load_ushort v{{[0-9]+}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0{{$}}
-; GCN-DAG: {{buffer|flat}}_load_ubyte v{{[0-9]+}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:2{{$}}
-; GCN-DAG: buffer_store_short v{{[0-9]+}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0{{$}}
-; GCN-DAG: buffer_store_byte v{{[0-9]+}}, off, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:2{{$}}
-; GCN: s_endpgm
define amdgpu_kernel void @test_copy_v3i8_align2(<3 x i8> addrspace(1)* %out, <3 x i8> addrspace(1)* %in) nounwind {
+; SI-LABEL: test_copy_v3i8_align2:
+; SI: ; %bb.0:
+; SI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
+; SI-NEXT: s_mov_b32 s3, 0xf000
+; SI-NEXT: s_mov_b32 s2, -1
+; SI-NEXT: s_mov_b32 s10, s2
+; SI-NEXT: s_mov_b32 s11, s3
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: s_mov_b32 s8, s6
+; SI-NEXT: s_mov_b32 s9, s7
+; SI-NEXT: buffer_load_ushort v0, off, s[8:11], 0
+; SI-NEXT: buffer_load_ubyte v1, off, s[8:11], 0 offset:2
+; SI-NEXT: s_mov_b32 s0, s4
+; SI-NEXT: s_mov_b32 s1, s5
+; SI-NEXT: s_waitcnt vmcnt(0)
+; SI-NEXT: buffer_store_byte v1, off, s[0:3], 0 offset:2
+; SI-NEXT: buffer_store_short v0, off, s[0:3], 0
+; SI-NEXT: s_endpgm
+;
+; VI-LABEL: test_copy_v3i8_align2:
+; VI: ; %bb.0:
+; VI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x24
+; VI-NEXT: s_mov_b32 s3, 0xf000
+; VI-NEXT: s_mov_b32 s2, -1
+; VI-NEXT: s_mov_b32 s10, s2
+; VI-NEXT: s_mov_b32 s11, s3
+; VI-NEXT: s_waitcnt lgkmcnt(0)
+; VI-NEXT: s_mov_b32 s8, s6
+; VI-NEXT: s_mov_b32 s9, s7
+; VI-NEXT: buffer_load_ushort v0, off, s[8:11], 0
+; VI-NEXT: buffer_load_ubyte v1, off, s[8:11], 0 offset:2
+; VI-NEXT: s_mov_b32 s0, s4
+; VI-NEXT: s_mov_b32 s1, s5
+; VI-NEXT: s_waitcnt vmcnt(0)
+; VI-NEXT: buffer_store_byte v1, off, s[0:3], 0 offset:2
+; VI-NEXT: buffer_store_short v0, off, s[0:3], 0
+; VI-NEXT: s_endpgm
%val = load <3 x i8>, <3 x i8> addrspace(1)* %in, align 2
store <3 x i8> %val, <3 x i8> addrspace(1)* %out, align 2
ret void
}
-; FUNC-LABEL: {{^}}test_copy_v3i8_align1:
-; GCN: {{buffer|flat}}_load_ubyte
-; GCN: {{buffer|flat}}_load_ubyte
-; GCN: {{buffer|flat}}_load_ubyte
-
-; GCN: buffer_store_byte
-; GCN: buffer_store_byte
-; GCN: buffer_store_byte
-; GCN: s_endpgm
define amdgpu_kernel void @test_copy_v3i8_align1(<3 x i8> addrspace(1)* %out, <3 x i8> addrspace(1)* %in) nounwind {
+; SI-LABEL: test_copy_v3i8_align1:
+; SI: ; %bb.0:
+; SI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
+; SI-NEXT: s_mov_b32 s3, 0xf000
+; SI-NEXT: s_mov_b32 s2, -1
+; SI-NEXT: s_mov_b32 s10, s2
+; SI-NEXT: s_mov_b32 s11, s3
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: s_mov_b32 s8, s6
+; SI-NEXT: s_mov_b32 s9, s7
+; SI-NEXT: buffer_load_ubyte v0, off, s[8:11], 0
+; SI-NEXT: buffer_load_ubyte v1, off, s[8:11], 0 offset:1
+; SI-NEXT: buffer_load_ubyte v2, off, s[8:11], 0 offset:2
+; SI-NEXT: s_mov_b32 s0, s4
+; SI-NEXT: s_mov_b32 s1, s5
+; SI-NEXT: s_waitcnt vmcnt(2)
+; SI-NEXT: buffer_store_byte v0, off, s[0:3], 0
+; SI-NEXT: s_waitcnt vmcnt(2)
+; SI-NEXT: buffer_store_byte v1, off, s[0:3], 0 offset:1
+; SI-NEXT: s_waitcnt vmcnt(2)
+; SI-NEXT: buffer_store_byte v2, off, s[0:3], 0 offset:2
+; SI-NEXT: s_endpgm
+;
+; VI-LABEL: test_copy_v3i8_align1:
+; VI: ; %bb.0:
+; VI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x24
+; VI-NEXT: s_mov_b32 s3, 0xf000
+; VI-NEXT: s_mov_b32 s2, -1
+; VI-NEXT: s_mov_b32 s10, s2
+; VI-NEXT: s_mov_b32 s11, s3
+; VI-NEXT: s_waitcnt lgkmcnt(0)
+; VI-NEXT: s_mov_b32 s8, s6
+; VI-NEXT: s_mov_b32 s9, s7
+; VI-NEXT: buffer_load_ubyte v0, off, s[8:11], 0
+; VI-NEXT: buffer_load_ubyte v1, off, s[8:11], 0 offset:1
+; VI-NEXT: buffer_load_ubyte v2, off, s[8:11], 0 offset:2
+; VI-NEXT: s_mov_b32 s0, s4
+; VI-NEXT: s_mov_b32 s1, s5
+; VI-NEXT: s_waitcnt vmcnt(2)
+; VI-NEXT: buffer_store_byte v0, off, s[0:3], 0
+; VI-NEXT: s_waitcnt vmcnt(2)
+; VI-NEXT: buffer_store_byte v1, off, s[0:3], 0 offset:1
+; VI-NEXT: s_waitcnt vmcnt(2)
+; VI-NEXT: buffer_store_byte v2, off, s[0:3], 0 offset:2
+; VI-NEXT: s_endpgm
%val = load <3 x i8>, <3 x i8> addrspace(1)* %in, align 1
store <3 x i8> %val, <3 x i8> addrspace(1)* %out, align 1
ret void
}
-; FUNC-LABEL: {{^}}test_copy_v4i8_volatile_load:
-; GCN: {{buffer|flat}}_load_dword
-; GCN: buffer_store_dword
-; GCN: s_endpgm
define amdgpu_kernel void @test_copy_v4i8_volatile_load(<4 x i8> addrspace(1)* %out, <4 x i8> addrspace(1)* %in) nounwind {
+; SI-LABEL: test_copy_v4i8_volatile_load:
+; SI: ; %bb.0:
+; SI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
+; SI-NEXT: s_mov_b32 s3, 0xf000
+; SI-NEXT: s_mov_b32 s2, -1
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: s_mov_b32 s0, s4
+; SI-NEXT: s_mov_b32 s1, s5
+; SI-NEXT: s_mov_b32 s4, s6
+; SI-NEXT: s_mov_b32 s5, s7
+; SI-NEXT: s_mov_b32 s6, s2
+; SI-NEXT: s_mov_b32 s7, s3
+; SI-NEXT: buffer_load_dword v0, off, s[4:7], 0
+; SI-NEXT: s_waitcnt vmcnt(0)
+; SI-NEXT: buffer_store_dword v0, off, s[0:3], 0
+; SI-NEXT: s_endpgm
+;
+; VI-LABEL: test_copy_v4i8_volatile_load:
+; VI: ; %bb.0:
+; VI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x24
+; VI-NEXT: s_mov_b32 s3, 0xf000
+; VI-NEXT: s_mov_b32 s2, -1
+; VI-NEXT: s_waitcnt lgkmcnt(0)
+; VI-NEXT: s_mov_b32 s0, s4
+; VI-NEXT: s_mov_b32 s1, s5
+; VI-NEXT: s_mov_b32 s4, s6
+; VI-NEXT: s_mov_b32 s5, s7
+; VI-NEXT: s_mov_b32 s6, s2
+; VI-NEXT: s_mov_b32 s7, s3
+; VI-NEXT: buffer_load_dword v0, off, s[4:7], 0
+; VI-NEXT: s_waitcnt vmcnt(0)
+; VI-NEXT: buffer_store_dword v0, off, s[0:3], 0
+; VI-NEXT: s_endpgm
%val = load volatile <4 x i8>, <4 x i8> addrspace(1)* %in, align 4
store <4 x i8> %val, <4 x i8> addrspace(1)* %out, align 4
ret void
}
-; FUNC-LABEL: {{^}}test_copy_v4i8_volatile_store:
-; GCN: {{buffer|flat}}_load_ubyte
-; GCN: {{buffer|flat}}_load_ubyte
-; GCN: {{buffer|flat}}_load_ubyte
-; GCN: {{buffer|flat}}_load_ubyte
-; GCN: buffer_store_byte
-; GCN: buffer_store_byte
-; GCN: buffer_store_byte
-; GCN: buffer_store_byte
-; GCN: s_endpgm
define amdgpu_kernel void @test_copy_v4i8_volatile_store(<4 x i8> addrspace(1)* %out, <4 x i8> addrspace(1)* %in) nounwind {
+; SI-LABEL: test_copy_v4i8_volatile_store:
+; SI: ; %bb.0:
+; SI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x9
+; SI-NEXT: s_mov_b32 s3, 0xf000
+; SI-NEXT: s_mov_b32 s2, -1
+; SI-NEXT: s_mov_b32 s10, s2
+; SI-NEXT: s_mov_b32 s11, s3
+; SI-NEXT: s_waitcnt lgkmcnt(0)
+; SI-NEXT: s_mov_b32 s8, s6
+; SI-NEXT: s_mov_b32 s9, s7
+; SI-NEXT: buffer_load_ubyte v0, off, s[8:11], 0
+; SI-NEXT: buffer_load_ubyte v1, off, s[8:11], 0 offset:1
+; SI-NEXT: buffer_load_ubyte v2, off, s[8:11], 0 offset:2
+; SI-NEXT: buffer_load_ubyte v3, off, s[8:11], 0 offset:3
+; SI-NEXT: s_mov_b32 s0, s4
+; SI-NEXT: s_mov_b32 s1, s5
+; SI-NEXT: s_waitcnt vmcnt(0)
+; SI-NEXT: buffer_store_byte v3, off, s[0:3], 0 offset:3
+; SI-NEXT: buffer_store_byte v2, off, s[0:3], 0 offset:2
+; SI-NEXT: buffer_store_byte v1, off, s[0:3], 0 offset:1
+; SI-NEXT: buffer_store_byte v0, off, s[0:3], 0
+; SI-NEXT: s_endpgm
+;
+; VI-LABEL: test_copy_v4i8_volatile_store:
+; VI: ; %bb.0:
+; VI-NEXT: s_load_dwordx4 s[4:7], s[0:1], 0x24
+; VI-NEXT: s_mov_b32 s3, 0xf000
+; VI-NEXT: s_mov_b32 s2, -1
+; VI-NEXT: s_mov_b32 s10, s2
+; VI-NEXT: s_mov_b32 s11, s3
+; VI-NEXT: s_waitcnt lgkmcnt(0)
+; VI-NEXT: s_mov_b32 s8, s6
+; VI-NEXT: s_mov_b32 s9, s7
+; VI-NEXT: buffer_load_ubyte v0, off, s[8:11], 0
+; VI-NEXT: buffer_load_ubyte v1, off, s[8:11], 0 offset:1
+; VI-NEXT: buffer_load_ubyte v2, off, s[8:11], 0 offset:2
+; VI-NEXT: buffer_load_ubyte v3, off, s[8:11], 0 offset:3
+; VI-NEXT: s_mov_b32 s0, s4
+; VI-NEXT: s_mov_b32 s1, s5
+; VI-NEXT: s_waitcnt vmcnt(0)
+; VI-NEXT: buffer_store_byte v3, off, s[0:3], 0 offset:3
+; VI-NEXT: buffer_store_byte v2, off, s[0:3], 0 offset:2
+; VI-NEXT: buffer_store_byte v1, off, s[0:3], 0 offset:1
+; VI-NEXT: buffer_store_byte v0, off, s[0:3], 0
+; VI-NEXT: s_endpgm
%val = load <4 x i8>, <4 x i8> addrspace(1)* %in, align 4
store volatile <4 x i8> %val, <4 x i8> addrspace(1)* %out, align 4
ret void
+; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -march=amdgcn -mcpu=gfx900 -amdgpu-sroa=0 -mattr=-promote-alloca -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,GFX900 %s
; RUN: llc -march=amdgcn -mcpu=gfx906 -amdgpu-sroa=0 -mattr=-promote-alloca,+sram-ecc -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,GFX906,NO-D16-HI %s
; RUN: llc -march=amdgcn -mcpu=fiji -amdgpu-sroa=0 -mattr=-promote-alloca -verify-machineinstrs < %s | FileCheck -check-prefixes=GCN,GFX803,NO-D16-HI %s
-; GCN-LABEL: {{^}}load_local_lo_v2i16_undeflo:
-; GCN: s_waitcnt
-; GFX900-NEXT: ds_read_u16_d16 v0, v0
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: ds_read_u16
define <2 x i16> @load_local_lo_v2i16_undeflo(i16 addrspace(3)* %in) #0 {
+; GFX900-LABEL: load_local_lo_v2i16_undeflo:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_u16_d16 v0, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2i16_undeflo:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u16 v0, v0
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2i16_undeflo:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_u16 v0, v0
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load i16, i16 addrspace(3)* %in
%build = insertelement <2 x i16> undef, i16 %load, i32 0
ret <2 x i16> %build
}
-; GCN-LABEL: {{^}}load_local_lo_v2i16_reglo:
-; GCN: s_waitcnt
-; GCN: ds_read_u16 v0, v0
-; GFX9: v_and_b32_e32 v0, 0xffff, v0
-; GFX9: v_lshl_or_b32 v0, v1, 16, v0
-; GFX9: s_setpc_b64
define <2 x i16> @load_local_lo_v2i16_reglo(i16 addrspace(3)* %in, i16 %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2i16_reglo:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_u16 v0, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX900-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2i16_reglo:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u16 v0, v0
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2i16_reglo:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_u16 v0, v0
+; GFX803-NEXT: v_lshlrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load i16, i16 addrspace(3)* %in
%build0 = insertelement <2 x i16> undef, i16 %reg, i32 1
}
; Show that we get reasonable regalloc without physreg constraints.
-; GCN-LABEL: {{^}}load_local_lo_v2i16_reglo_vreg:
-; GCN: s_waitcnt
-; GCN: ds_read_u16 v0, v0
-; GCN: s_waitcnt
-; GFX9: v_and_b32_e32 v0, 0xffff, v0
-; GFX9: v_lshl_or_b32 v0, v1, 16, v0
-; GFX9: global_store_dword v
define void @load_local_lo_v2i16_reglo_vreg(i16 addrspace(3)* %in, i16 %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2i16_reglo_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_u16 v0, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX900-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2i16_reglo_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u16 v0, v0
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2i16_reglo_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_u16 v0, v0
+; GFX803-NEXT: v_lshlrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load i16, i16 addrspace(3)* %in
%build0 = insertelement <2 x i16> undef, i16 %reg, i32 1
ret void
}
-; GCN-LABEL: {{^}}load_local_lo_v2i16_zerolo:
-; GCN: s_waitcnt
-; GFX900-NEXT: v_mov_b32_e32 v1, 0
-; GFX900-NEXT: ds_read_u16_d16 v1, v0
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: v_mov_b32_e32 v0, v1
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: ds_read_u16 v
define <2 x i16> @load_local_lo_v2i16_zerolo(i16 addrspace(3)* %in) #0 {
+; GFX900-LABEL: load_local_lo_v2i16_zerolo:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: v_mov_b32_e32 v1, 0
+; GFX900-NEXT: ds_read_u16_d16 v1, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: v_mov_b32_e32 v0, v1
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2i16_zerolo:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u16 v0, v0
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2i16_zerolo:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_u16 v0, v0
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load i16, i16 addrspace(3)* %in
%build = insertelement <2 x i16> zeroinitializer, i16 %load, i32 0
ret <2 x i16> %build
}
-; GCN-LABEL: {{^}}load_local_lo_v2f16_fpimm:
-; GCN: s_waitcnt
-; GFX900-NEXT: v_mov_b32_e32 v1, 2.0
-; GFX900-NEXT: ds_read_u16_d16 v1, v0
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: v_mov_b32_e32 v0, v1
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: ds_read_u16 v
define <2 x half> @load_local_lo_v2f16_fpimm(half addrspace(3)* %in) #0 {
+; GFX900-LABEL: load_local_lo_v2f16_fpimm:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: v_mov_b32_e32 v1, 2.0
+; GFX900-NEXT: ds_read_u16_d16 v1, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: v_mov_b32_e32 v0, v1
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2f16_fpimm:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u16 v0, v0
+; GFX906-NEXT: s_movk_i32 s4, 0x4000
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, s4, 16, v0
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2f16_fpimm:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_u16 v0, v0
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, 2.0, v0
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load half, half addrspace(3)* %in
%build = insertelement <2 x half> <half 0.0, half 2.0>, half %load, i32 0
ret <2 x half> %build
}
-; GCN-LABEL: {{^}}load_local_lo_v2f16_reghi_vreg:
-; GCN: s_waitcnt
-; GFX900-NEXT: ds_read_u16_d16 v1, v0
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v[0:1], v1, off{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: ds_read_u16 v
define void @load_local_lo_v2f16_reghi_vreg(half addrspace(3)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2f16_reghi_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_u16_d16 v1, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v1, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2f16_reghi_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u16 v0, v0
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v1
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2f16_reghi_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_u16 v0, v0
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%load = load half, half addrspace(3)* %in
store <2 x half> %build1, <2 x half> addrspace(1)* undef
ret void
}
-; GCN-LABEL: {{^}}load_local_lo_v2f16_reglo_vreg:
-; GFX900: ds_read_u16 v
-; GFX900: v_and_b32_e32 v{{[0-9]+}}, 0xffff, v{{[0-9]+}}
-; GFX900: v_lshl_or_b32 v{{[0-9]+}}, v{{[0-9]+}}, 16, v{{[0-9]+}}
-; GFX900: global_store_dword
-
-; NO-D16-HI: ds_read_u16 v
define void @load_local_lo_v2f16_reglo_vreg(half addrspace(3)* %in, half %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2f16_reglo_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_u16 v0, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX900-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2f16_reglo_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u16 v0, v0
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2f16_reglo_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_u16 v0, v0
+; GFX803-NEXT: v_lshlrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load half, half addrspace(3)* %in
%build0 = insertelement <2 x half> undef, half %reg, i32 1
ret void
}
-; GCN-LABEL: {{^}}load_local_lo_v2i16_reghi_vreg_zexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: ds_read_u8_d16 v1, v0
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v[0:1], v1, off{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: ds_read_u8 v
define void @load_local_lo_v2i16_reghi_vreg_zexti8(i8 addrspace(3)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2i16_reghi_vreg_zexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_u8_d16 v1, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v1, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2i16_reghi_vreg_zexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u8 v0, v0
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v0, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2i16_reghi_vreg_zexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_u8 v0, v0
+; GFX803-NEXT: v_lshrrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: s_mov_b32 s4, 0x5040c00
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: v_perm_b32 v0, v1, v0, s4
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%load = load i8, i8 addrspace(3)* %in
ret void
}
-; GCN-LABEL: {{^}}load_local_lo_v2i16_reglo_vreg_zexti8:
-; GCN: s_waitcnt
-; GFX900: ds_read_u8 v
-; GFX900: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: ds_read_u8 v
define void @load_local_lo_v2i16_reglo_vreg_zexti8(i8 addrspace(3)* %in, i16 %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2i16_reglo_vreg_zexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_u8 v0, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX900-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2i16_reglo_vreg_zexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u8 v0, v0
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2i16_reglo_vreg_zexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_u8 v0, v0
+; GFX803-NEXT: v_lshlrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load i8, i8 addrspace(3)* %in
%ext = zext i8 %load to i16
ret void
}
-; GCN-LABEL: {{^}}load_local_lo_v2i16_reghi_vreg_sexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: ds_read_i8_d16 v1, v0
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v[0:1], v1, off{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: ds_read_i8 v
define void @load_local_lo_v2i16_reghi_vreg_sexti8(i8 addrspace(3)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2i16_reghi_vreg_sexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_i8_d16 v1, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v1, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2i16_reghi_vreg_sexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_i8 v0, v0
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v0, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2i16_reghi_vreg_sexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_i8 v0, v0
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v0, v1 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%load = load i8, i8 addrspace(3)* %in
ret void
}
-; GCN-LABEL: {{^}}load_local_lo_v2i16_reglo_vreg_sexti8:
-; GCN: s_waitcnt
-; GFX900: ds_read_i8 v
-; GFX900: v_and_b32_e32 v{{[0-9]+}}, 0xffff, v{{[0-9]+}}
-; GFX900: v_lshl_or_b32 v{{[0-9]+}}, v{{[0-9]+}}, 16, v{{[0-9]+}}
-
-; NO-D16-HI: ds_read_i8 v
define void @load_local_lo_v2i16_reglo_vreg_sexti8(i8 addrspace(3)* %in, i16 %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2i16_reglo_vreg_sexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_i8 v0, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX900-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2i16_reglo_vreg_sexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_i8 v0, v0
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2i16_reglo_vreg_sexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_i8 v0, v0
+; GFX803-NEXT: v_lshlrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v0, v1 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load i8, i8 addrspace(3)* %in
%ext = sext i8 %load to i16
ret void
}
-; GCN-LABEL: {{^}}load_local_lo_v2f16_reglo_vreg_zexti8:
-; GCN: s_waitcnt
-; GFX900: ds_read_u8 v
-; GFX900: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: ds_read_u8 v
define void @load_local_lo_v2f16_reglo_vreg_zexti8(i8 addrspace(3)* %in, half %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2f16_reglo_vreg_zexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_u8 v0, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX900-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2f16_reglo_vreg_zexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u8 v0, v0
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2f16_reglo_vreg_zexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_u8 v0, v0
+; GFX803-NEXT: v_lshlrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load i8, i8 addrspace(3)* %in
%ext = zext i8 %load to i16
ret void
}
-; GCN-LABEL: {{^}}load_local_lo_v2f16_reglo_vreg_sexti8:
-; GCN: s_waitcnt
-; GFX900: ds_read_i8 v
-; GFX900: v_and_b32_e32 v{{[0-9]+}}, 0xffff, v{{[0-9]+}}
-; GFX900: v_lshl_or_b32 v{{[0-9]+}}, v{{[0-9]+}}, 16, v{{[0-9]+}}
-
-; NO-D16-HI: ds_read_i8 v
define void @load_local_lo_v2f16_reglo_vreg_sexti8(i8 addrspace(3)* %in, half %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2f16_reglo_vreg_sexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_i8 v0, v0
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX900-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2f16_reglo_vreg_sexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_i8 v0, v0
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2f16_reglo_vreg_sexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_i8 v0, v0
+; GFX803-NEXT: v_lshlrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v0, v1 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load i8, i8 addrspace(3)* %in
%ext = sext i8 %load to i16
ret void
}
-; GCN-LABEL: {{^}}load_local_lo_v2i16_reghi_vreg_multi_use_lo:
-; GFX900: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
-; GFX900: ds_read_u16 v0, v0
-; GFX900: v_mov_b32_e32 v3, 0
-; GFX900: v_mov_b32_e32 v2, 0xffff
-; GFX900: s_waitcnt lgkmcnt(0)
-; GFX900: ds_write_b16 v3, v0
-; GFX900: v_bfi_b32 v0, v2, v0, v1
-; GFX900: global_store_dword v[0:1], v0, off
-; GFX900: s_waitcnt vmcnt(0) lgkmcnt(0)
-; GFX900: s_setpc_b64 s[30:31]
-
-; NO-D16-HI: ds_read_u16 v
define void @load_local_lo_v2i16_reghi_vreg_multi_use_lo(i16 addrspace(3)* %in, <2 x i16> %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2i16_reghi_vreg_multi_use_lo:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_u16 v0, v0
+; GFX900-NEXT: v_mov_b32_e32 v3, 0
+; GFX900-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: ds_write_b16 v3, v0
+; GFX900-NEXT: v_bfi_b32 v0, v2, v0, v1
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2i16_reghi_vreg_multi_use_lo:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u16 v0, v0
+; GFX906-NEXT: v_mov_b32_e32 v3, 0
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: ds_write_b16 v3, v0
+; GFX906-NEXT: v_bfi_b32 v0, v2, v0, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2i16_reghi_vreg_multi_use_lo:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: v_mov_b32_e32 v2, 0
+; GFX803-NEXT: ds_read_u16 v0, v0
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: ds_write_b16 v2, v0
+; GFX803-NEXT: v_or_b32_sdwa v0, v0, v1 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load i16, i16 addrspace(3)* %in
%elt1 = extractelement <2 x i16> %reg, i32 1
ret void
}
-; GCN-LABEL: {{^}}load_local_lo_v2i16_reghi_vreg_multi_use_hi:
-; GFX900: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
-; GFX900: v_lshrrev_b32_e32 v2, 16, v1
-; GFX900: ds_read_u16_d16 v1, v0
-; GFX900: v_mov_b32_e32 v0, 0
-; GFX900: ds_write_b16 v0, v2
-; GFX900: s_waitcnt lgkmcnt(1)
-; GFX900: global_store_dword v[0:1], v1, off
-; GFX900: s_waitcnt vmcnt(0) lgkmcnt(0)
-; GFX900: s_setpc_b64 s[30:31]
-
-; NO-D16-HI: ds_read_u16 v
define void @load_local_lo_v2i16_reghi_vreg_multi_use_hi(i16 addrspace(3)* %in, <2 x i16> %reg) #0 {
+; GFX900-LABEL: load_local_lo_v2i16_reghi_vreg_multi_use_hi:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: v_lshrrev_b32_e32 v2, 16, v1
+; GFX900-NEXT: ds_read_u16_d16 v1, v0
+; GFX900-NEXT: v_mov_b32_e32 v0, 0
+; GFX900-NEXT: ds_write_b16 v0, v2
+; GFX900-NEXT: s_waitcnt lgkmcnt(1)
+; GFX900-NEXT: global_store_dword v[0:1], v1, off
+; GFX900-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2i16_reghi_vreg_multi_use_hi:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u16 v0, v0
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: v_lshrrev_b32_e32 v3, 16, v1
+; GFX906-NEXT: v_mov_b32_e32 v4, 0
+; GFX906-NEXT: ds_write_b16 v4, v3
+; GFX906-NEXT: s_waitcnt lgkmcnt(1)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v0, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2i16_reghi_vreg_multi_use_hi:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: v_lshrrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: v_mov_b32_e32 v3, 0
+; GFX803-NEXT: ds_read_u16 v0, v0
+; GFX803-NEXT: v_lshlrev_b32_e32 v2, 16, v1
+; GFX803-NEXT: ds_write_b16 v3, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(1)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v2
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load i16, i16 addrspace(3)* %in
%elt1 = extractelement <2 x i16> %reg, i32 1
ret void
}
-; GCN-LABEL: {{^}}load_local_lo_v2i16_reghi_vreg_multi_use_lohi:
-; GFX900: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
-; GFX900: ds_read_u16 v0, v0
-; GFX900: v_lshrrev_b32_e32 v[[A_F16:[0-9]+]], 16, v1
-; GFX900: v_mov_b32_e32 v[[A_F32:[0-9]+]], 0xffff
-; GFX900: s_waitcnt lgkmcnt(0)
-; GFX900: ds_write_b16 v2, v0
-; GFX900: ds_write_b16 v3, v[[A_F16]]
-; GFX900: v_bfi_b32 v0, v[[A_F32]], v0, v1
-; GFX900: global_store_dword v[0:1], v0, off
-; GFX900: s_waitcnt vmcnt(0) lgkmcnt(0)
-; GFX900: s_setpc_b64 s[30:31]
-
-; NO-D16-HI: ds_read_u16 v
define void @load_local_lo_v2i16_reghi_vreg_multi_use_lohi(i16 addrspace(3)* noalias %in, <2 x i16> %reg, i16 addrspace(3)* noalias %out0, i16 addrspace(3)* noalias %out1) #0 {
+; GFX900-LABEL: load_local_lo_v2i16_reghi_vreg_multi_use_lohi:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: ds_read_u16 v0, v0
+; GFX900-NEXT: v_lshrrev_b32_e32 v5, 16, v1
+; GFX900-NEXT: v_mov_b32_e32 v4, 0xffff
+; GFX900-NEXT: s_waitcnt lgkmcnt(0)
+; GFX900-NEXT: ds_write_b16 v2, v0
+; GFX900-NEXT: ds_write_b16 v3, v5
+; GFX900-NEXT: v_bfi_b32 v0, v4, v0, v1
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_local_lo_v2i16_reghi_vreg_multi_use_lohi:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: ds_read_u16 v0, v0
+; GFX906-NEXT: v_lshrrev_b32_e32 v5, 16, v1
+; GFX906-NEXT: v_mov_b32_e32 v4, 0xffff
+; GFX906-NEXT: s_waitcnt lgkmcnt(0)
+; GFX906-NEXT: ds_write_b16 v2, v0
+; GFX906-NEXT: ds_write_b16 v3, v5
+; GFX906-NEXT: v_bfi_b32 v0, v4, v0, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_local_lo_v2i16_reghi_vreg_multi_use_lohi:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_mov_b32 m0, -1
+; GFX803-NEXT: ds_read_u16 v0, v0
+; GFX803-NEXT: v_lshrrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: v_lshlrev_b32_e32 v4, 16, v1
+; GFX803-NEXT: s_waitcnt lgkmcnt(0)
+; GFX803-NEXT: ds_write_b16 v2, v0
+; GFX803-NEXT: ds_write_b16 v3, v1
+; GFX803-NEXT: v_or_b32_sdwa v0, v0, v4 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%load = load i16, i16 addrspace(3)* %in
%elt1 = extractelement <2 x i16> %reg, i32 1
ret void
}
-; GCN-LABEL: {{^}}load_global_lo_v2i16_reglo_vreg:
-; GCN: s_waitcnt
-; GFX900-NEXT: global_load_short_d16 v2, v[0:1], off offset:-4094
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX906: global_load_ushort v0, v[0:1], off offset:-4094
-; GFX906: v_bfi_b32
define void @load_global_lo_v2i16_reglo_vreg(i16 addrspace(1)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_global_lo_v2i16_reglo_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_load_short_d16 v2, v[0:1], off offset:-4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_global_lo_v2i16_reglo_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: global_load_ushort v0, v[0:1], off offset:-4094
+; GFX906-NEXT: v_mov_b32_e32 v1, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v1, v0, v2
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_global_lo_v2i16_reglo_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_add_u32_e32 v0, vcc, 0xfffff002, v0
+; GFX803-NEXT: v_addc_u32_e32 v1, vcc, -1, v1, vcc
+; GFX803-NEXT: flat_load_ushort v0, v[0:1]
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v2
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%gep = getelementptr inbounds i16, i16 addrspace(1)* %in, i64 -2047
ret void
}
-; GCN-LABEL: {{^}}load_global_lo_v2f16_reglo_vreg:
-; GCN: s_waitcnt
-; GFX900-NEXT: global_load_short_d16 v2, v[0:1], off offset:-4094
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX906: global_load_ushort v0, v[0:1], off offset:-4094
-; GFX906: v_lshrrev_b32
-; GFX906: v_and_b32_e32
-; GFX906: v_lshl_or_b32
-
-; GFX803: flat_load_ushort
define void @load_global_lo_v2f16_reglo_vreg(half addrspace(1)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_global_lo_v2f16_reglo_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_load_short_d16 v2, v[0:1], off offset:-4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_global_lo_v2f16_reglo_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: global_load_ushort v0, v[0:1], off offset:-4094
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_global_lo_v2f16_reglo_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_add_u32_e32 v0, vcc, 0xfffff002, v0
+; GFX803-NEXT: v_addc_u32_e32 v1, vcc, -1, v1, vcc
+; GFX803-NEXT: flat_load_ushort v0, v[0:1]
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v2
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%gep = getelementptr inbounds half, half addrspace(1)* %in, i64 -2047
ret void
}
-; GCN-LABEL: {{^}}load_global_lo_v2i16_reglo_vreg_zexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: global_load_ubyte_d16 v2, v[0:1], off offset:-4095
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX906: global_load_ubyte v0, v[0:1], off offset:-4095
-; GFX906: v_bfi_b32
-
-; GFX803: flat_load_ubyte
define void @load_global_lo_v2i16_reglo_vreg_zexti8(i8 addrspace(1)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_global_lo_v2i16_reglo_vreg_zexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_load_ubyte_d16 v2, v[0:1], off offset:-4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_global_lo_v2i16_reglo_vreg_zexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: global_load_ubyte v0, v[0:1], off offset:-4095
+; GFX906-NEXT: v_mov_b32_e32 v1, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v1, v0, v2
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_global_lo_v2i16_reglo_vreg_zexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_add_u32_e32 v0, vcc, 0xfffff001, v0
+; GFX803-NEXT: v_addc_u32_e32 v1, vcc, -1, v1, vcc
+; GFX803-NEXT: flat_load_ubyte v0, v[0:1]
+; GFX803-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX803-NEXT: s_mov_b32 s4, 0x5040c00
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_perm_b32 v0, v1, v0, s4
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%gep = getelementptr inbounds i8, i8 addrspace(1)* %in, i64 -4095
ret void
}
-; GCN-LABEL: {{^}}load_global_lo_v2i16_reglo_vreg_sexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: global_load_sbyte_d16 v2, v[0:1], off offset:-4095
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX906: global_load_sbyte v0, v[0:1], off offset:-4095
-; GFX906: v_bfi_b32
-
-; GFX803: flat_load_sbyte
define void @load_global_lo_v2i16_reglo_vreg_sexti8(i8 addrspace(1)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_global_lo_v2i16_reglo_vreg_sexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_load_sbyte_d16 v2, v[0:1], off offset:-4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_global_lo_v2i16_reglo_vreg_sexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: global_load_sbyte v0, v[0:1], off offset:-4095
+; GFX906-NEXT: v_mov_b32_e32 v1, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v1, v0, v2
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_global_lo_v2i16_reglo_vreg_sexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_add_u32_e32 v0, vcc, 0xfffff001, v0
+; GFX803-NEXT: v_addc_u32_e32 v1, vcc, -1, v1, vcc
+; GFX803-NEXT: flat_load_sbyte v0, v[0:1]
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v2
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v0, v1 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%gep = getelementptr inbounds i8, i8 addrspace(1)* %in, i64 -4095
ret void
}
-; GCN-LABEL: {{^}}load_global_lo_v2f16_reglo_vreg_zexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: global_load_ubyte_d16 v2, v[0:1], off offset:-4095
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX906: global_load_ubyte v0, v[0:1], off offset:-4095
-; GFX906: v_and_b32_e32
-; GFX906: v_lshl_or_b32
-
-; GFX803: flat_load_ubyte
define void @load_global_lo_v2f16_reglo_vreg_zexti8(i8 addrspace(1)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_global_lo_v2f16_reglo_vreg_zexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_load_ubyte_d16 v2, v[0:1], off offset:-4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_global_lo_v2f16_reglo_vreg_zexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: global_load_ubyte v0, v[0:1], off offset:-4095
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_global_lo_v2f16_reglo_vreg_zexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_add_u32_e32 v0, vcc, 0xfffff001, v0
+; GFX803-NEXT: v_addc_u32_e32 v1, vcc, -1, v1, vcc
+; GFX803-NEXT: flat_load_ubyte v0, v[0:1]
+; GFX803-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX803-NEXT: s_mov_b32 s4, 0x5040c00
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_perm_b32 v0, v1, v0, s4
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%gep = getelementptr inbounds i8, i8 addrspace(1)* %in, i64 -4095
ret void
}
-; GCN-LABEL: {{^}}load_global_lo_v2f16_reglo_vreg_sexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: global_load_sbyte_d16 v2, v[0:1], off offset:-4095
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX906: global_load_sbyte v0, v[0:1], off offset:-4095
-; GFX906: v_lshrrev_b32
-; GFX906: v_and_b32
-; GFX906: v_lshl_or_b32
-
-; GFX803: flat_load_sbyte
define void @load_global_lo_v2f16_reglo_vreg_sexti8(i8 addrspace(1)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_global_lo_v2f16_reglo_vreg_sexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_load_sbyte_d16 v2, v[0:1], off offset:-4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_global_lo_v2f16_reglo_vreg_sexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: global_load_sbyte v0, v[0:1], off offset:-4095
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_global_lo_v2f16_reglo_vreg_sexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_add_u32_e32 v0, vcc, 0xfffff001, v0
+; GFX803-NEXT: v_addc_u32_e32 v1, vcc, -1, v1, vcc
+; GFX803-NEXT: flat_load_sbyte v0, v[0:1]
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v2
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v0, v1 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%gep = getelementptr inbounds i8, i8 addrspace(1)* %in, i64 -4095
ret void
}
-; GCN-LABEL: {{^}}load_flat_lo_v2i16_reghi_vreg:
-; GCN: s_waitcnt
-; GFX900-NEXT: flat_load_short_d16 v2, v[0:1]
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v[0:1], v2
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX803: flat_load_ushort v{{[0-9]+}}
-; GFX803: v_or_b32_e32
-
-; GFX906: flat_load_ushort [[LOAD:v[0-9]+]]
-; GFX906: v_mov_b32_e32 [[MASK:v[0-9]+]], 0xffff{{$}}
-; GFX906: v_bfi_b32 v{{[0-9]+}}, [[MASK]], [[LOAD]], v2
-; GFX906: global_store_dword
define void @load_flat_lo_v2i16_reghi_vreg(i16* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_flat_lo_v2i16_reghi_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: flat_load_short_d16 v2, v[0:1]
+; GFX900-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_flat_lo_v2i16_reghi_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: flat_load_ushort v0, v[0:1]
+; GFX906-NEXT: v_mov_b32_e32 v1, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v1, v0, v2
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_flat_lo_v2i16_reghi_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: flat_load_ushort v0, v[0:1]
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v2
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%load = load i16, i16* %in
ret void
}
-; GCN-LABEL: {{^}}load_flat_lo_v2f16_reghi_vreg:
-; GCN: s_waitcnt
-; GFX900-NEXT: flat_load_short_d16 v2, v[0:1]
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v[0:1], v2
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX803: flat_load_ushort v{{[0-9]+}}
-; GFX803: v_or_b32_e32
-
-; FIXME: and should be removable
-; GFX906: flat_load_ushort [[LOAD:v[0-9]+]]
-; GFX906: v_lshrrev_b32_e32 [[SHR:v[0-9]+]], 16, v2
-; GFX906: v_and_b32_e32 [[AND:v[0-9]+]], 0xffff, [[LOAD]]
-; GFX906: v_lshl_or_b32 [[LSHL_OR:v[0-9]+]], [[SHR]], 16, [[AND]]
-; GFX906: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, [[LSHL_OR]]
define void @load_flat_lo_v2f16_reghi_vreg(half* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_flat_lo_v2f16_reghi_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: flat_load_short_d16 v2, v[0:1]
+; GFX900-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_flat_lo_v2f16_reghi_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: flat_load_ushort v0, v[0:1]
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX906-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_flat_lo_v2f16_reghi_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: flat_load_ushort v0, v[0:1]
+; FIXME: and should be removable
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v2
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%load = load half, half* %in
ret void
}
-; GCN-LABEL: {{^}}load_flat_lo_v2i16_reglo_vreg_zexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: flat_load_ubyte_d16 v2, v[0:1]
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v[0:1], v2
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX803: flat_load_ubyte [[LO:v[0-9]+]]
-; GFX803: v_lshrrev_b32_e32 [[HI:v[0-9]+]], 16, v2
-; GFX803: s_mov_b32 [[MASK:s[0-9]+]], 0x5040c00
-; GFX803: v_perm_b32 [[RES:v[0-9]+]], [[HI]], [[LO]], [[MASK]]
-; GFX803: flat_store_dword v[0:1], [[RES]]
-
-; GFX906: flat_load_ubyte
-; GFX906: v_bfi_b32
define void @load_flat_lo_v2i16_reglo_vreg_zexti8(i8* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_flat_lo_v2i16_reglo_vreg_zexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: flat_load_ubyte_d16 v2, v[0:1]
+; GFX900-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_flat_lo_v2i16_reglo_vreg_zexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: flat_load_ubyte v0, v[0:1]
+; GFX906-NEXT: v_mov_b32_e32 v1, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v1, v0, v2
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_flat_lo_v2i16_reglo_vreg_zexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: flat_load_ubyte v0, v[0:1]
+; GFX803-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX803-NEXT: s_mov_b32 s4, 0x5040c00
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_perm_b32 v0, v1, v0, s4
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%load = load i8, i8* %in
ret void
}
-; GCN-LABEL: {{^}}load_flat_lo_v2i16_reglo_vreg_sexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: flat_load_sbyte_d16 v2, v[0:1]
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v[0:1], v2
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX803: flat_load_sbyte v{{[0-9]+}}
-; GFX803: v_or_b32_sdwa v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
-
-; GFX906: flat_load_sbyte
-; GFX906: v_bfi_b32
define void @load_flat_lo_v2i16_reglo_vreg_sexti8(i8* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_flat_lo_v2i16_reglo_vreg_sexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: flat_load_sbyte_d16 v2, v[0:1]
+; GFX900-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_flat_lo_v2i16_reglo_vreg_sexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: flat_load_sbyte v0, v[0:1]
+; GFX906-NEXT: v_mov_b32_e32 v1, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v1, v0, v2
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_flat_lo_v2i16_reglo_vreg_sexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: flat_load_sbyte v0, v[0:1]
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v2
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v0, v1 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%load = load i8, i8* %in
ret void
}
-; GCN-LABEL: {{^}}load_flat_lo_v2f16_reglo_vreg_zexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: flat_load_ubyte_d16 v2, v[0:1]
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v[0:1], v2
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX803: flat_load_ubyte [[LO:v[0-9]+]]
-; GFX803: v_lshrrev_b32_e32 [[HI:v[0-9]+]], 16, v2
-; GFX803: s_mov_b32 [[MASK:s[0-9]+]], 0x5040c00
-; GFX803: v_perm_b32 [[RES:v[0-9]+]], [[HI]], [[LO]], [[MASK]]
-; GFX803: flat_store_dword v[0:1], [[RES]]
-
-; GFX906: flat_load_ubyte
-; GFX906: v_lshrrev_b32
-; GFX906: v_and_b32
-; GFX906: v_lshl_or_b32
define void @load_flat_lo_v2f16_reglo_vreg_zexti8(i8* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_flat_lo_v2f16_reglo_vreg_zexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: flat_load_ubyte_d16 v2, v[0:1]
+; GFX900-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_flat_lo_v2f16_reglo_vreg_zexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: flat_load_ubyte v0, v[0:1]
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX906-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_flat_lo_v2f16_reglo_vreg_zexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: flat_load_ubyte v0, v[0:1]
+; GFX803-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX803-NEXT: s_mov_b32 s4, 0x5040c00
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_perm_b32 v0, v1, v0, s4
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%load = load i8, i8* %in
ret void
}
-; GCN-LABEL: {{^}}load_flat_lo_v2f16_reglo_vreg_sexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: flat_load_sbyte_d16 v2, v[0:1]
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v[0:1], v2
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX803: flat_load_sbyte v{{[0-9]+}}
-; GFX803: v_or_b32_sdwa v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
-
-; GFX906: flat_load_sbyte
-; GFX906: v_lshrrev_b32
-; GFX906: v_and_b32
-; GFX906: v_lshl_or_b32
define void @load_flat_lo_v2f16_reglo_vreg_sexti8(i8* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_flat_lo_v2f16_reglo_vreg_sexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: flat_load_sbyte_d16 v2, v[0:1]
+; GFX900-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_flat_lo_v2f16_reglo_vreg_sexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: flat_load_sbyte v0, v[0:1]
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX906-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_flat_lo_v2f16_reglo_vreg_sexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: flat_load_sbyte v0, v[0:1]
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v2
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v0, v1 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%load = load i8, i8* %in
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2i16_reglo_vreg:
-; GCN: s_waitcnt
-; GFX900: buffer_load_short_d16 v0, off, s[0:3], s32 offset:4094{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, v0
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: buffer_load_ushort v{{[0-9]+}}, off, s[0:3], s32 offset:4094{{$}}
define void @load_private_lo_v2i16_reglo_vreg(i16 addrspace(5)* byval %in, i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2i16_reglo_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: buffer_load_short_d16 v0, off, s[0:3], s32 offset:4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2i16_reglo_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: buffer_load_ushort v1, off, s[0:3], s32 offset:4094
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v1, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2i16_reglo_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: buffer_load_ushort v1, off, s[0:3], s32 offset:4094
+; GFX803-NEXT: v_and_b32_e32 v0, 0xffff0000, v0
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v1, v0
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%gep = getelementptr inbounds i16, i16 addrspace(5)* %in, i64 2047
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2i16_reghi_vreg:
-; GCN: s_waitcnt
-; GFX900: buffer_load_ushort v1, off, s[0:3], s32 offset:4094{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900: v_and_b32
-; GFX900: v_lshl_or_b32
-
-; GFX900-NEXT: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, v{{[0-9]+}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: buffer_load_ushort v{{[0-9]+}}, off, s[0:3], s32 offset:4094{{$}}
define void @load_private_lo_v2i16_reghi_vreg(i16 addrspace(5)* byval %in, i16 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2i16_reghi_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: buffer_load_ushort v1, off, s[0:3], s32 offset:4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: v_and_b32_e32 v1, 0xffff, v1
+; GFX900-NEXT: v_lshl_or_b32 v0, v0, 16, v1
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2i16_reghi_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: buffer_load_ushort v1, off, s[0:3], s32 offset:4094
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v1, 0xffff, v1
+; GFX906-NEXT: v_lshl_or_b32 v0, v0, 16, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2i16_reghi_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: buffer_load_ushort v1, off, s[0:3], s32 offset:4094
+; GFX803-NEXT: v_lshlrev_b32_e32 v0, 16, v0
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v1, v0
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%gep = getelementptr inbounds i16, i16 addrspace(5)* %in, i64 2047
%load = load i16, i16 addrspace(5)* %gep
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2f16_reglo_vreg:
-; GCN: s_waitcnt
-; GFX900: buffer_load_short_d16 v0, off, s[0:3], s32 offset:4094{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, v0
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: buffer_load_ushort v{{[0-9]+}}, off, s[0:3], s32 offset:4094{{$}}
define void @load_private_lo_v2f16_reglo_vreg(half addrspace(5)* byval %in, i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2f16_reglo_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: buffer_load_short_d16 v0, off, s[0:3], s32 offset:4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2f16_reglo_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: buffer_load_ushort v1, off, s[0:3], s32 offset:4094
+; GFX906-NEXT: v_lshrrev_b32_e32 v0, 16, v0
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v1, 0xffff, v1
+; GFX906-NEXT: v_lshl_or_b32 v0, v0, 16, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2f16_reglo_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: buffer_load_ushort v1, off, s[0:3], s32 offset:4094
+; GFX803-NEXT: v_and_b32_e32 v0, 0xffff0000, v0
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v1, v0
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%gep = getelementptr inbounds half, half addrspace(5)* %in, i64 2047
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2i16_reglo_vreg_nooff:
-; GCN: s_waitcnt
-; GFX900-NEXT: buffer_load_short_d16 v1, off, s[0:3], s33 offset:4094{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, v1
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: buffer_load_ushort v{{[0-9]+}}, off, s[0:3], s33 offset:4094{{$}}
define void @load_private_lo_v2i16_reglo_vreg_nooff(i16 addrspace(5)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2i16_reglo_vreg_nooff:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: buffer_load_short_d16 v1, off, s[0:3], s33 offset:4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v1, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2i16_reglo_vreg_nooff:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: buffer_load_ushort v0, off, s[0:3], s33 offset:4094
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v0, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2i16_reglo_vreg_nooff:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: buffer_load_ushort v0, off, s[0:3], s33 offset:4094
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v1
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%load = load volatile i16, i16 addrspace(5)* inttoptr (i32 4094 to i16 addrspace(5)*)
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2i16_reghi_vreg_nooff:
-; GCN: s_waitcnt
-; GFX900-NEXT: buffer_load_short_d16 v1, off, s[0:3], s33 offset:4094{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, v1
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: buffer_load_ushort v{{[0-9]+}}, off, s[0:3], s33 offset:4094{{$}}
define void @load_private_lo_v2i16_reghi_vreg_nooff(i16 addrspace(5)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2i16_reghi_vreg_nooff:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: buffer_load_short_d16 v1, off, s[0:3], s33 offset:4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v1, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2i16_reghi_vreg_nooff:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: buffer_load_ushort v0, off, s[0:3], s33 offset:4094
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v0, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2i16_reghi_vreg_nooff:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: buffer_load_ushort v0, off, s[0:3], s33 offset:4094
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v1
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%load = load volatile i16, i16 addrspace(5)* inttoptr (i32 4094 to i16 addrspace(5)*)
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2f16_reglo_vreg_nooff:
-; GCN: s_waitcnt
-; GFX900-NEXT: buffer_load_short_d16 v1, off, s[0:3], s33 offset:4094{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, v1
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: buffer_load_ushort v{{[0-9]+}}, off, s[0:3], s33 offset:4094{{$}}
define void @load_private_lo_v2f16_reglo_vreg_nooff(half addrspace(5)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2f16_reglo_vreg_nooff:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: buffer_load_short_d16 v1, off, s[0:3], s33 offset:4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v1, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2f16_reglo_vreg_nooff:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: buffer_load_ushort v0, off, s[0:3], s33 offset:4094
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v1
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2f16_reglo_vreg_nooff:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: buffer_load_ushort v0, off, s[0:3], s33 offset:4094
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v1
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%load = load volatile half, half addrspace(5)* inttoptr (i32 4094 to half addrspace(5)*)
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2i16_reglo_vreg_zexti8:
-; GCN: s_waitcnt
-; GFX900: buffer_load_ubyte_d16 v0, off, s[0:3], s32 offset:4095{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, v0
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: buffer_load_ubyte v{{[0-9]+}}, off, s[0:3], s32 offset:4095{{$}}
define void @load_private_lo_v2i16_reglo_vreg_zexti8(i8 addrspace(5)* byval %in, i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2i16_reglo_vreg_zexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: buffer_load_ubyte_d16 v0, off, s[0:3], s32 offset:4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2i16_reglo_vreg_zexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: buffer_load_ubyte v1, off, s[0:3], s32 offset:4095
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v1, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2i16_reglo_vreg_zexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: buffer_load_ubyte v1, off, s[0:3], s32 offset:4095
+; GFX803-NEXT: v_lshrrev_b32_e32 v0, 16, v0
+; GFX803-NEXT: s_mov_b32 s4, 0x5040c00
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_perm_b32 v0, v0, v1, s4
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%gep = getelementptr inbounds i8, i8 addrspace(5)* %in, i64 4095
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2i16_reglo_vreg_sexti8:
-; GCN: s_waitcnt
-; GFX900: buffer_load_sbyte_d16 v0, off, s[0:3], s32 offset:4095{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, v0
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: buffer_load_sbyte v{{[0-9]+}}, off, s[0:3], s32 offset:4095{{$}}
define void @load_private_lo_v2i16_reglo_vreg_sexti8(i8 addrspace(5)* byval %in, i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2i16_reglo_vreg_sexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: buffer_load_sbyte_d16 v0, off, s[0:3], s32 offset:4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2i16_reglo_vreg_sexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: buffer_load_sbyte v1, off, s[0:3], s32 offset:4095
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v1, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2i16_reglo_vreg_sexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: buffer_load_sbyte v1, off, s[0:3], s32 offset:4095
+; GFX803-NEXT: v_and_b32_e32 v0, 0xffff0000, v0
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v1, v0 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%gep = getelementptr inbounds i8, i8 addrspace(5)* %in, i64 4095
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2i16_reglo_vreg_nooff_zexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: buffer_load_ubyte_d16 v1, off, s[0:3], s33 offset:4094{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, v1
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: buffer_load_ubyte v0, off, s[0:3], s33 offset:4094{{$}}
define void @load_private_lo_v2i16_reglo_vreg_nooff_zexti8(i8 addrspace(5)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2i16_reglo_vreg_nooff_zexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: buffer_load_ubyte_d16 v1, off, s[0:3], s33 offset:4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v1, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2i16_reglo_vreg_nooff_zexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: buffer_load_ubyte v0, off, s[0:3], s33 offset:4094
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v0, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2i16_reglo_vreg_nooff_zexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: buffer_load_ubyte v0, off, s[0:3], s33 offset:4094
+; GFX803-NEXT: v_lshrrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: s_mov_b32 s4, 0x5040c00
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_perm_b32 v0, v1, v0, s4
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%load = load volatile i8, i8 addrspace(5)* inttoptr (i32 4094 to i8 addrspace(5)*)
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2i16_reglo_vreg_nooff_sexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: buffer_load_sbyte_d16 v1, off, s[0:3], s33 offset:4094{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, v1
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: buffer_load_sbyte v0, off, s[0:3], s33 offset:4094{{$}}
define void @load_private_lo_v2i16_reglo_vreg_nooff_sexti8(i8 addrspace(5)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2i16_reglo_vreg_nooff_sexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: buffer_load_sbyte_d16 v1, off, s[0:3], s33 offset:4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v1, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2i16_reglo_vreg_nooff_sexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: buffer_load_sbyte v0, off, s[0:3], s33 offset:4094
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v0, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2i16_reglo_vreg_nooff_sexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: buffer_load_sbyte v0, off, s[0:3], s33 offset:4094
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v1
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v0, v1 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%load = load volatile i8, i8 addrspace(5)* inttoptr (i32 4094 to i8 addrspace(5)*)
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2f16_reglo_vreg_nooff_zexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: buffer_load_ubyte_d16 v1, off, s[0:3], s33 offset:4094{{$}}
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, v1
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; NO-D16-HI: buffer_load_ubyte v0, off, s[0:3], s33 offset:4094{{$}}
define void @load_private_lo_v2f16_reglo_vreg_nooff_zexti8(i8 addrspace(5)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2f16_reglo_vreg_nooff_zexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: buffer_load_ubyte_d16 v1, off, s[0:3], s33 offset:4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v1, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2f16_reglo_vreg_nooff_zexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: buffer_load_ubyte v0, off, s[0:3], s33 offset:4094
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v1
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2f16_reglo_vreg_nooff_zexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: buffer_load_ubyte v0, off, s[0:3], s33 offset:4094
+; GFX803-NEXT: v_lshrrev_b32_e32 v1, 16, v1
+; GFX803-NEXT: s_mov_b32 s4, 0x5040c00
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_perm_b32 v0, v1, v0, s4
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%load = load volatile i8, i8 addrspace(5)* inttoptr (i32 4094 to i8 addrspace(5)*)
ret void
}
-; GCN-LABEL: {{^}}load_constant_lo_v2i16_reglo_vreg:
-; GCN: s_waitcnt
-; GFX900-NEXT: global_load_short_d16 v2, v[0:1], off offset:-4094
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX803: flat_load_ushort
-
-; GFX906: global_load_ushort
define void @load_constant_lo_v2i16_reglo_vreg(i16 addrspace(4)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_constant_lo_v2i16_reglo_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_load_short_d16 v2, v[0:1], off offset:-4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_constant_lo_v2i16_reglo_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: global_load_ushort v0, v[0:1], off offset:-4094
+; GFX906-NEXT: v_mov_b32_e32 v1, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v1, v0, v2
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_constant_lo_v2i16_reglo_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_add_u32_e32 v0, vcc, 0xfffff002, v0
+; GFX803-NEXT: v_addc_u32_e32 v1, vcc, -1, v1, vcc
+; GFX803-NEXT: flat_load_ushort v0, v[0:1]
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v2
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x i16>
%gep = getelementptr inbounds i16, i16 addrspace(4)* %in, i64 -2047
ret void
}
-; GCN-LABEL: load_constant_lo_v2f16_reglo_vreg
-; GCN: s_waitcnt
-; GFX900-NEXT: global_load_short_d16 v2, v[0:1], off offset:-4094
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX803: flat_load_ushort
-
-; GFX906: global_load_ushort
define void @load_constant_lo_v2f16_reglo_vreg(half addrspace(4)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_constant_lo_v2f16_reglo_vreg:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_load_short_d16 v2, v[0:1], off offset:-4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_constant_lo_v2f16_reglo_vreg:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: global_load_ushort v0, v[0:1], off offset:-4094
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_constant_lo_v2f16_reglo_vreg:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_add_u32_e32 v0, vcc, 0xfffff002, v0
+; GFX803-NEXT: v_addc_u32_e32 v1, vcc, -1, v1, vcc
+; GFX803-NEXT: flat_load_ushort v0, v[0:1]
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v2
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v0, v1
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%gep = getelementptr inbounds half, half addrspace(4)* %in, i64 -2047
ret void
}
-; GCN-LABEL: {{^}}load_constant_lo_v2f16_reglo_vreg_zexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: global_load_ubyte_d16 v2, v[0:1], off offset:-4095
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX906: global_load_ubyte v0, v[0:1], off offset:-4095
-; GFX906: v_and_b32_e32
-; GFX906: v_lshl_or_b32
-
-; GFX803: flat_load_ubyte
define void @load_constant_lo_v2f16_reglo_vreg_zexti8(i8 addrspace(4)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_constant_lo_v2f16_reglo_vreg_zexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_load_ubyte_d16 v2, v[0:1], off offset:-4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_constant_lo_v2f16_reglo_vreg_zexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: global_load_ubyte v0, v[0:1], off offset:-4095
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_constant_lo_v2f16_reglo_vreg_zexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_add_u32_e32 v0, vcc, 0xfffff001, v0
+; GFX803-NEXT: v_addc_u32_e32 v1, vcc, -1, v1, vcc
+; GFX803-NEXT: flat_load_ubyte v0, v[0:1]
+; GFX803-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX803-NEXT: s_mov_b32 s4, 0x5040c00
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_perm_b32 v0, v1, v0, s4
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%gep = getelementptr inbounds i8, i8 addrspace(4)* %in, i64 -4095
ret void
}
-; GCN-LABEL: {{^}}load_constant_lo_v2f16_reglo_vreg_sexti8:
-; GCN: s_waitcnt
-; GFX900-NEXT: global_load_sbyte_d16 v2, v[0:1], off offset:-4095
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: global_store_dword
-; GFX900-NEXT: s_waitcnt
-; GFX900-NEXT: s_setpc_b64
-
-; GFX906: global_load_sbyte v0, v[0:1], off offset:-4095
-; GFX906: v_lshrrev_b32
-; GFX906: v_and_b32
-; GFX906: v_lshl_or_b32
-
-; GFX803: flat_load_sbyte
define void @load_constant_lo_v2f16_reglo_vreg_sexti8(i8 addrspace(4)* %in, i32 %reg) #0 {
+; GFX900-LABEL: load_constant_lo_v2f16_reglo_vreg_sexti8:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: global_load_sbyte_d16 v2, v[0:1], off offset:-4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v2, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_constant_lo_v2f16_reglo_vreg_sexti8:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: global_load_sbyte v0, v[0:1], off offset:-4095
+; GFX906-NEXT: v_lshrrev_b32_e32 v1, 16, v2
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v0, 0xffff, v0
+; GFX906-NEXT: v_lshl_or_b32 v0, v1, 16, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_constant_lo_v2f16_reglo_vreg_sexti8:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_add_u32_e32 v0, vcc, 0xfffff001, v0
+; GFX803-NEXT: v_addc_u32_e32 v1, vcc, -1, v1, vcc
+; GFX803-NEXT: flat_load_sbyte v0, v[0:1]
+; GFX803-NEXT: v_and_b32_e32 v1, 0xffff0000, v2
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v0, v1 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%reg.bc = bitcast i32 %reg to <2 x half>
%gep = getelementptr inbounds i8, i8 addrspace(4)* %in, i64 -4095
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2i16_reglo_vreg_to_offset:
-; GFX900: buffer_store_dword
-; GFX900-NEXT: buffer_load_short_d16 v0, off, s[0:3], s32 offset:4094
-
-; NO-D16-HI: buffer_load_ushort v
define void @load_private_lo_v2i16_reglo_vreg_to_offset(i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2i16_reglo_vreg_to_offset:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX900-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX900-NEXT: buffer_load_short_d16 v0, off, s[0:3], s32 offset:4094
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2i16_reglo_vreg_to_offset:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX906-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX906-NEXT: buffer_load_ushort v1, off, s[0:3], s32 offset:4094
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v1, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2i16_reglo_vreg_to_offset:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX803-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX803-NEXT: buffer_load_ushort v1, off, s[0:3], s32 offset:4094
+; GFX803-NEXT: v_and_b32_e32 v0, 0xffff0000, v0
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_or_b32_e32 v0, v1, v0
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%obj0 = alloca [10 x i32], align 4, addrspace(5)
%obj1 = alloca [4096 x i16], align 2, addrspace(5)
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2i16_reglo_vreg_sexti8_to_offset:
-; GFX900: buffer_store_dword
-; GFX900-NEXT: buffer_load_sbyte_d16 v0, off, s[0:3], s32 offset:4095
-
-; NO-D16-HI: buffer_load_sbyte v
define void @load_private_lo_v2i16_reglo_vreg_sexti8_to_offset(i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2i16_reglo_vreg_sexti8_to_offset:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX900-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX900-NEXT: buffer_load_sbyte_d16 v0, off, s[0:3], s32 offset:4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2i16_reglo_vreg_sexti8_to_offset:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX906-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX906-NEXT: buffer_load_sbyte v1, off, s[0:3], s32 offset:4095
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v1, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2i16_reglo_vreg_sexti8_to_offset:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX803-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX803-NEXT: buffer_load_sbyte v1, off, s[0:3], s32 offset:4095
+; GFX803-NEXT: v_and_b32_e32 v0, 0xffff0000, v0
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v1, v0 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%obj0 = alloca [10 x i32], align 4, addrspace(5)
%obj1 = alloca [4096 x i8], align 2, addrspace(5)
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2i16_reglo_vreg_zexti8_to_offset:
-; GFX900: buffer_store_dword
-; GFX900-NEXT: buffer_load_ubyte_d16 v0, off, s[0:3], s32 offset:4095
-
-; NO-D16-HI: buffer_load_ubyte v
define void @load_private_lo_v2i16_reglo_vreg_zexti8_to_offset(i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2i16_reglo_vreg_zexti8_to_offset:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX900-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX900-NEXT: buffer_load_ubyte_d16 v0, off, s[0:3], s32 offset:4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2i16_reglo_vreg_zexti8_to_offset:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX906-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX906-NEXT: buffer_load_ubyte v1, off, s[0:3], s32 offset:4095
+; GFX906-NEXT: v_mov_b32_e32 v2, 0xffff
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_bfi_b32 v0, v2, v1, v0
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2i16_reglo_vreg_zexti8_to_offset:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX803-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX803-NEXT: buffer_load_ubyte v1, off, s[0:3], s32 offset:4095
+; GFX803-NEXT: v_lshrrev_b32_e32 v0, 16, v0
+; GFX803-NEXT: s_mov_b32 s4, 0x5040c00
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_perm_b32 v0, v0, v1, s4
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%obj0 = alloca [10 x i32], align 4, addrspace(5)
%obj1 = alloca [4096 x i8], align 2, addrspace(5)
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2f16_reglo_vreg_sexti8_to_offset:
-; GFX900: buffer_store_dword
-; GFX900-NEXT: buffer_load_sbyte_d16 v0, off, s[0:3], s32 offset:4095
-
-; NO-D16-HI: buffer_load_sbyte v
define void @load_private_lo_v2f16_reglo_vreg_sexti8_to_offset(i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2f16_reglo_vreg_sexti8_to_offset:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX900-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX900-NEXT: buffer_load_sbyte_d16 v0, off, s[0:3], s32 offset:4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2f16_reglo_vreg_sexti8_to_offset:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX906-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX906-NEXT: buffer_load_sbyte v1, off, s[0:3], s32 offset:4095
+; GFX906-NEXT: v_lshrrev_b32_e32 v0, 16, v0
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v1, 0xffff, v1
+; GFX906-NEXT: v_lshl_or_b32 v0, v0, 16, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2f16_reglo_vreg_sexti8_to_offset:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX803-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX803-NEXT: buffer_load_sbyte v1, off, s[0:3], s32 offset:4095
+; GFX803-NEXT: v_and_b32_e32 v0, 0xffff0000, v0
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_or_b32_sdwa v0, v1, v0 dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0 src1_sel:DWORD
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%obj0 = alloca [10 x i32], align 4, addrspace(5)
%obj1 = alloca [4096 x i8], align 2, addrspace(5)
ret void
}
-; GCN-LABEL: {{^}}load_private_lo_v2f16_reglo_vreg_zexti8_to_offset:
-; GFX900: buffer_store_dword
-; GFX900-NEXT: buffer_load_ubyte_d16 v0, off, s[0:3], s32 offset:4095
-
-; NO-D16-HI: buffer_load_ubyte v
define void @load_private_lo_v2f16_reglo_vreg_zexti8_to_offset(i32 %reg) #0 {
+; GFX900-LABEL: load_private_lo_v2f16_reglo_vreg_zexti8_to_offset:
+; GFX900: ; %bb.0: ; %entry
+; GFX900-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX900-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX900-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX900-NEXT: buffer_load_ubyte_d16 v0, off, s[0:3], s32 offset:4095
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: global_store_dword v[0:1], v0, off
+; GFX900-NEXT: s_waitcnt vmcnt(0)
+; GFX900-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX906-LABEL: load_private_lo_v2f16_reglo_vreg_zexti8_to_offset:
+; GFX906: ; %bb.0: ; %entry
+; GFX906-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX906-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX906-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX906-NEXT: buffer_load_ubyte v1, off, s[0:3], s32 offset:4095
+; GFX906-NEXT: v_lshrrev_b32_e32 v0, 16, v0
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: v_and_b32_e32 v1, 0xffff, v1
+; GFX906-NEXT: v_lshl_or_b32 v0, v0, 16, v1
+; GFX906-NEXT: global_store_dword v[0:1], v0, off
+; GFX906-NEXT: s_waitcnt vmcnt(0)
+; GFX906-NEXT: s_setpc_b64 s[30:31]
+;
+; GFX803-LABEL: load_private_lo_v2f16_reglo_vreg_zexti8_to_offset:
+; GFX803: ; %bb.0: ; %entry
+; GFX803-NEXT: s_waitcnt vmcnt(0) expcnt(0) lgkmcnt(0)
+; GFX803-NEXT: v_mov_b32_e32 v1, 0x7b
+; GFX803-NEXT: buffer_store_dword v1, off, s[0:3], s32
+; GFX803-NEXT: buffer_load_ubyte v1, off, s[0:3], s32 offset:4095
+; GFX803-NEXT: v_lshrrev_b32_e32 v0, 16, v0
+; GFX803-NEXT: s_mov_b32 s4, 0x5040c00
+; GFX803-NEXT: s_waitcnt vmcnt(0)
+; GFX803-NEXT: v_perm_b32 v0, v0, v1, s4
+; GFX803-NEXT: flat_store_dword v[0:1], v0
+; GFX803-NEXT: s_waitcnt vmcnt(0) lgkmcnt(0)
+; GFX803-NEXT: s_setpc_b64 s[30:31]
entry:
%obj0 = alloca [10 x i32], align 4, addrspace(5)
%obj1 = alloca [4096 x i8], align 2, addrspace(5)