}
}
+/// \brief Legalize INSERT_SUBREG instructions with frame index operands.
+/// LLVM assumes that all INSERT_SUBREG inputs are registers.
+static void legalizeInsertSubreg(MachineSDNode *InsertSubreg,
+ SelectionDAG &DAG) {
+
+ assert(InsertSubreg->getMachineOpcode() == AMDGPU::INSERT_SUBREG);
+
+ SmallVector<SDValue, 8> Ops;
+ for (unsigned i = 0; i < 2; ++i) {
+ if (!isa<FrameIndexSDNode>(InsertSubreg->getOperand(i))) {
+ Ops.push_back(InsertSubreg->getOperand(i));
+ continue;
+ }
+
+ SDLoc DL(InsertSubreg);
+ Ops.push_back(SDValue(DAG.getMachineNode(AMDGPU::S_MOV_B32, DL,
+ InsertSubreg->getOperand(i).getValueType(),
+ InsertSubreg->getOperand(i)), 0));
+ }
+
+ DAG.UpdateNodeOperands(InsertSubreg, Ops[0], Ops[1],
+ InsertSubreg->getOperand(2));
+}
+
/// \brief Fold the instructions after selecting them.
SDNode *SITargetLowering::PostISelFolding(MachineSDNode *Node,
SelectionDAG &DAG) const {
if (TII->isMIMG(Node->getMachineOpcode()))
adjustWritemask(Node, DAG);
+ if (Node->getMachineOpcode() == AMDGPU::INSERT_SUBREG) {
+ legalizeTargetIndependentNode(Node, DAG);
+ return Node;
+ }
+
return legalizeOperands(Node, DAG);
}
--- /dev/null
+; RUN: llc -march=r600 -mcpu=SI -mattr=-promote-alloca -verify-machineinstrs < %s
+
+; Test that INSERT_SUBREG instructions don't have non-register operands after
+; instruction selection.
+
+; Make sure this doesn't crash
+; CHECK-LABEL: test:
+define void @test(i64 addrspace(1)* %out) {
+entry:
+ %tmp0 = alloca [16 x i32]
+ %tmp1 = ptrtoint [16 x i32]* %tmp0 to i32
+ %tmp2 = sext i32 %tmp1 to i64
+ store i64 %tmp2, i64 addrspace(1)* %out
+ ret void
+}