case 'q':
case 'v':
if (Subtarget.useHVXOps())
- return C_Register;
+ return C_RegisterClass;
+ break;
+ case 'a':
+ return C_RegisterClass;
+ default:
break;
}
}
case MVT::f64:
return std::make_pair(0U, &Hexagon::DoubleRegsRegClass);
}
+ break;
+ case 'a': // M0-M1
+ return std::make_pair(0U, &Hexagon::ModRegsRegClass);
case 'q': // q0-q3
switch (VT.getSizeInBits()) {
default:
case 1024:
return std::make_pair(0U, &Hexagon::VecPredRegs128BRegClass);
}
+ break;
case 'v': // V0-V31
switch (VT.getSizeInBits()) {
default:
case 2048:
return std::make_pair(0U, &Hexagon::VecDblRegs128BRegClass);
}
-
+ break;
default:
llvm_unreachable("Unknown asm register class");
}
--- /dev/null
+; RUN: llc -march=hexagon < %s | FileCheck %s
+
+; Check that constraint a is handled correctly.
+; CHECK: [[M:m[01]]] = r1
+; CHECK: memw(r0++[[M]]) = r2
+
+target triple = "hexagon"
+
+; Function Attrs: nounwind
+define void @foo(i32* %a, i32 %m, i32 %v) #0 {
+entry:
+ tail call void asm sideeffect "memw($0++$1) = $2", "r,a,r,~{memory}"(i32* %a, i32 %m, i32 %v)
+ ret void
+}
+
+attributes #0 = { nounwind "target-cpu"="hexagonv60" }