]> granicus.if.org Git - llvm/commitdiff
[Sparc] Use the IntPair reg class for r constraints with value type f64
authorDaniel Cederman <cederman@gaisler.com>
Wed, 18 Jul 2018 09:25:33 +0000 (09:25 +0000)
committerDaniel Cederman <cederman@gaisler.com>
Wed, 18 Jul 2018 09:25:33 +0000 (09:25 +0000)
Summary: This is how it appears to be handled in GCC and it prevents a
"Unknown mismatch" error in the SelectionDAGBuilder.

Reviewers: venkatra, jyknight, jrtc27

Reviewed By: jyknight, jrtc27

Subscribers: eraman, fedor.sergeev, jrtc27, llvm-commits

Differential Revision: https://reviews.llvm.org/D49218

git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@337370 91177308-0d34-0410-b5e6-96231b3b80d8

lib/Target/Sparc/SparcISelLowering.cpp
test/CodeGen/SPARC/inlineasm.ll

index b04c6b11268281cc08cb4ff3cbc5c518917f385d..178bb53742019c420bb12b7467e36457e78cf012 100644 (file)
@@ -3489,7 +3489,7 @@ SparcTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
   if (Constraint.size() == 1) {
     switch (Constraint[0]) {
     case 'r':
-      if (VT == MVT::v2i32)
+      if (VT == MVT::v2i32 || VT == MVT::f64)
         return std::make_pair(0U, &SP::IntPairRegClass);
       else
         return std::make_pair(0U, &SP::IntRegsRegClass);
index a67a45e6b1d1a5d0979ef6168b6dc9cecb796a5c..12445ea9fa160e4e1d1566e230a1e66735c09609 100644 (file)
@@ -130,3 +130,12 @@ entry:
   tail call void asm sideeffect "faddd $0,$1,$2", "{f20},{f20},{f20}"(double 9.0, double 10.0, double 11.0)
   ret void
 }
+
+; CHECK-LABEL: test_constraint_r_f64:
+; CHECK: std %o0, [%sp+96]
+; CHECK: ldd [%sp+96], %f0
+define double @test_constraint_r_f64() {
+entry:
+  %0 = call double asm sideeffect "", "=r"()
+  ret double %0
+}